blob: 79073d8aaaf15191ac430d6dbcb9397fed589712 [file] [log] [blame]
Ilko Iliev61fdb732009-06-12 21:20:39 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Ilko Iliev61fdb732009-06-12 21:20:39 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 * Copyright (C) 2008 Ronetix Ilko Iliev (www.ronetix.at)
6 * Copyright (C) 2009 Jean-Christopher PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Ilko Iliev61fdb732009-06-12 21:20:39 +02009 */
10
11#include <common.h>
Alexey Brodkin267d8e22014-02-26 17:47:58 +040012#include <linux/sizes.h>
Asen Dimov6a595142011-07-26 04:48:41 +000013#include <asm/io.h>
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010014#include <asm/gpio.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020015#include <asm/arch/at91sam9_smc.h>
16#include <asm/arch/at91_common.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020017#include <asm/arch/at91_rstc.h>
Asen Dimov9128acd2010-04-06 16:18:04 +030018#include <asm/arch/at91_matrix.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020019#include <asm/arch/clk.h>
Asen Dimov6a595142011-07-26 04:48:41 +000020#include <asm/arch/gpio.h>
21
Ilko Iliev61fdb732009-06-12 21:20:39 +020022#include <lcd.h>
23#include <atmel_lcdc.h>
24#include <dataflash.h>
25#if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
26#include <net.h>
27#endif
28#include <netdev.h>
29
30DECLARE_GLOBAL_DATA_PTR;
31
32/* ------------------------------------------------------------------------- */
33/*
34 * Miscelaneous platform dependent initialisations
35 */
36
37#ifdef CONFIG_CMD_NAND
38static void pm9261_nand_hw_init(void)
39{
40 unsigned long csa;
Asen Dimov6a595142011-07-26 04:48:41 +000041 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
42 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Ilko Iliev61fdb732009-06-12 21:20:39 +020043
44 /* Enable CS3 */
Asen Dimov9128acd2010-04-06 16:18:04 +030045 csa = readl(&matrix->csa) | AT91_MATRIX_CSA_EBI_CS3A;
46 writel(csa, &matrix->csa);
Ilko Iliev61fdb732009-06-12 21:20:39 +020047
48 /* Configure SMC CS3 for NAND/SmartMedia */
Asen Dimov9128acd2010-04-06 16:18:04 +030049 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
50 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
51 &smc->cs[3].setup);
52
53 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
54 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
55 &smc->cs[3].pulse);
56
57 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
58 &smc->cs[3].cycle);
59
60 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
61 AT91_SMC_MODE_EXNW_DISABLE |
Ilko Iliev61fdb732009-06-12 21:20:39 +020062#ifdef CONFIG_SYS_NAND_DBW_16
Asen Dimov9128acd2010-04-06 16:18:04 +030063 AT91_SMC_MODE_DBW_16 |
Ilko Iliev61fdb732009-06-12 21:20:39 +020064#else /* CONFIG_SYS_NAND_DBW_8 */
Asen Dimov9128acd2010-04-06 16:18:04 +030065 AT91_SMC_MODE_DBW_8 |
Ilko Iliev61fdb732009-06-12 21:20:39 +020066#endif
Asen Dimov9128acd2010-04-06 16:18:04 +030067 AT91_SMC_MODE_TDF_CYCLE(2),
68 &smc->cs[3].mode);
69
Wenyou Yang78f89762016-02-03 10:16:50 +080070 at91_periph_clk_enable(ATMEL_ID_PIOA);
71 at91_periph_clk_enable(ATMEL_ID_PIOC);
Ilko Iliev61fdb732009-06-12 21:20:39 +020072
73 /* Configure RDY/BSY */
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010074 gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
Ilko Iliev61fdb732009-06-12 21:20:39 +020075
76 /* Enable NandFlash */
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010077 gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Ilko Iliev61fdb732009-06-12 21:20:39 +020078
Asen Dimov9128acd2010-04-06 16:18:04 +030079 at91_set_a_periph(AT91_PIO_PORTC, 0, 0); /* NANDOE */
80 at91_set_a_periph(AT91_PIO_PORTC, 1, 0); /* NANDWE */
Ilko Iliev61fdb732009-06-12 21:20:39 +020081}
82#endif
83
84
85#ifdef CONFIG_DRIVER_DM9000
86static void pm9261_dm9000_hw_init(void)
87{
Asen Dimov6a595142011-07-26 04:48:41 +000088 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
Asen Dimov9128acd2010-04-06 16:18:04 +030089
Ilko Iliev61fdb732009-06-12 21:20:39 +020090 /* Configure SMC CS2 for DM9000 */
Asen Dimov9128acd2010-04-06 16:18:04 +030091 writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
92 AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
93 &smc->cs[2].setup);
94
95 writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(8) |
96 AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(8),
97 &smc->cs[2].pulse);
98
99 writel(AT91_SMC_CYCLE_NWE(16) | AT91_SMC_CYCLE_NRD(16),
100 &smc->cs[2].cycle);
101
102 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
103 AT91_SMC_MODE_EXNW_DISABLE |
104 AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
105 AT91_SMC_MODE_TDF_CYCLE(1),
106 &smc->cs[2].mode);
Ilko Iliev61fdb732009-06-12 21:20:39 +0200107
108 /* Configure Interrupt pin as input, no pull-up */
Wenyou Yang78f89762016-02-03 10:16:50 +0800109 at91_periph_clk_enable(ATMEL_ID_PIOA);
Asen Dimov9128acd2010-04-06 16:18:04 +0300110 at91_set_pio_input(AT91_PIO_PORTA, 24, 0);
Ilko Iliev61fdb732009-06-12 21:20:39 +0200111}
112#endif
113
114#ifdef CONFIG_LCD
115vidinfo_t panel_info = {
Jeroen Hofsteee887b722014-06-10 00:16:23 +0200116 .vl_col = 240,
117 .vl_row = 320,
118 .vl_clk = 4965000,
119 .vl_sync = ATMEL_LCDC_INVLINE_INVERTED |
120 ATMEL_LCDC_INVFRAME_INVERTED,
121 .vl_bpix = 3,
122 .vl_tft = 1,
123 .vl_hsync_len = 5,
124 .vl_left_margin = 1,
125 .vl_right_margin = 33,
126 .vl_vsync_len = 1,
127 .vl_upper_margin = 1,
128 .vl_lower_margin = 0,
129 .mmio = ATMEL_BASE_LCDC,
Ilko Iliev61fdb732009-06-12 21:20:39 +0200130};
131
132void lcd_enable(void)
133{
Asen Dimov9128acd2010-04-06 16:18:04 +0300134 at91_set_pio_value(AT91_PIO_PORTA, 22, 0); /* power up */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200135}
136
137void lcd_disable(void)
138{
Asen Dimov9128acd2010-04-06 16:18:04 +0300139 at91_set_pio_value(AT91_PIO_PORTA, 22, 1); /* power down */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200140}
141
142static void pm9261_lcd_hw_init(void)
143{
Asen Dimov9128acd2010-04-06 16:18:04 +0300144 at91_set_a_periph(AT91_PIO_PORTB, 1, 0); /* LCDHSYNC */
145 at91_set_a_periph(AT91_PIO_PORTB, 2, 0); /* LCDDOTCK */
146 at91_set_a_periph(AT91_PIO_PORTB, 3, 0); /* LCDDEN */
147 at91_set_a_periph(AT91_PIO_PORTB, 4, 0); /* LCDCC */
148 at91_set_a_periph(AT91_PIO_PORTB, 7, 0); /* LCDD2 */
149 at91_set_a_periph(AT91_PIO_PORTB, 8, 0); /* LCDD3 */
150 at91_set_a_periph(AT91_PIO_PORTB, 9, 0); /* LCDD4 */
151 at91_set_a_periph(AT91_PIO_PORTB, 10, 0); /* LCDD5 */
152 at91_set_a_periph(AT91_PIO_PORTB, 11, 0); /* LCDD6 */
153 at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* LCDD7 */
154 at91_set_a_periph(AT91_PIO_PORTB, 15, 0); /* LCDD10 */
155 at91_set_a_periph(AT91_PIO_PORTB, 16, 0); /* LCDD11 */
156 at91_set_a_periph(AT91_PIO_PORTB, 17, 0); /* LCDD12 */
157 at91_set_a_periph(AT91_PIO_PORTB, 18, 0); /* LCDD13 */
158 at91_set_a_periph(AT91_PIO_PORTB, 19, 0); /* LCDD14 */
159 at91_set_a_periph(AT91_PIO_PORTB, 20, 0); /* LCDD15 */
160 at91_set_b_periph(AT91_PIO_PORTB, 23, 0); /* LCDD18 */
161 at91_set_b_periph(AT91_PIO_PORTB, 24, 0); /* LCDD19 */
162 at91_set_b_periph(AT91_PIO_PORTB, 25, 0); /* LCDD20 */
163 at91_set_b_periph(AT91_PIO_PORTB, 26, 0); /* LCDD21 */
164 at91_set_b_periph(AT91_PIO_PORTB, 27, 0); /* LCDD22 */
165 at91_set_b_periph(AT91_PIO_PORTB, 28, 0); /* LCDD23 */
166
Wenyou Yang78f89762016-02-03 10:16:50 +0800167 at91_system_clk_enable(AT91_PMC_HCK1);
Ilko Iliev61fdb732009-06-12 21:20:39 +0200168
Asen Dimov6a595142011-07-26 04:48:41 +0000169 gd->fb_base = ATMEL_BASE_SRAM;
Ilko Iliev61fdb732009-06-12 21:20:39 +0200170}
171
172#ifdef CONFIG_LCD_INFO
173#include <nand.h>
174#include <version.h>
175
176extern flash_info_t flash_info[];
177
178void lcd_show_board_info(void)
179{
180 ulong dram_size, nand_size, flash_size, dataflash_size;
181 int i;
182 char temp[32];
183
184 lcd_printf ("%s\n", U_BOOT_VERSION);
185 lcd_printf ("(C) 2009 Ronetix GmbH\n");
186 lcd_printf ("support@ronetix.at\n");
187 lcd_printf ("%s CPU at %s MHz",
Achim Ehrlich443873d2010-02-24 10:29:16 +0100188 CONFIG_SYS_AT91_CPU_NAME,
Ilko Iliev61fdb732009-06-12 21:20:39 +0200189 strmhz(temp, get_cpu_clk_rate()));
190
191 dram_size = 0;
192 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
193 dram_size += gd->bd->bi_dram[i].size;
194
195 nand_size = 0;
196 for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
Scott Wood2c1b7e12016-05-30 13:57:55 -0500197 nand_size += nand_info[i]->size;
Ilko Iliev61fdb732009-06-12 21:20:39 +0200198
199 flash_size = 0;
200 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
201 flash_size += flash_info[i].size;
202
203 dataflash_size = 0;
204 for (i = 0; i < CONFIG_SYS_MAX_DATAFLASH_BANKS; i++)
205 dataflash_size += (unsigned int) dataflash_info[i].Device.pages_number *
206 dataflash_info[i].Device.pages_size;
207
208 lcd_printf ("%ld MB SDRAM, %ld MB NAND\n%ld MB NOR Flash\n"
209 "%ld MB DataFlash\n",
210 dram_size >> 20,
211 nand_size >> 20,
212 flash_size >> 20,
213 dataflash_size >> 20);
214}
215#endif /* CONFIG_LCD_INFO */
216
217#endif /* CONFIG_LCD */
218
Asen Dimov7aa4dc02011-12-09 10:59:07 +0000219int board_early_init_f(void)
Ilko Iliev61fdb732009-06-12 21:20:39 +0200220{
Wenyou Yang78f89762016-02-03 10:16:50 +0800221 at91_periph_clk_enable(ATMEL_ID_PIOA);
222 at91_periph_clk_enable(ATMEL_ID_PIOC);
Ilko Iliev61fdb732009-06-12 21:20:39 +0200223
Asen Dimov7aa4dc02011-12-09 10:59:07 +0000224 at91_seriald_hw_init();
225
226 return 0;
227}
228
229int board_init(void)
230{
231 /* arch number of PM9261-Board */
232 gd->bd->bi_arch_number = MACH_TYPE_PM9261;
233
Ilko Iliev61fdb732009-06-12 21:20:39 +0200234 /* adress of boot parameters */
235 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
236
Ilko Iliev61fdb732009-06-12 21:20:39 +0200237#ifdef CONFIG_CMD_NAND
238 pm9261_nand_hw_init();
239#endif
240#ifdef CONFIG_HAS_DATAFLASH
241 at91_spi0_hw_init(1 << 0);
242#endif
243#ifdef CONFIG_DRIVER_DM9000
244 pm9261_dm9000_hw_init();
245#endif
246#ifdef CONFIG_LCD
247 pm9261_lcd_hw_init();
248#endif
249 return 0;
250}
251
Ilko Ilievc120e9e2009-09-05 02:51:34 +0200252#ifdef CONFIG_DRIVER_DM9000
253int board_eth_init(bd_t *bis)
254{
255 return dm9000_initialize(bis);
256}
257#endif
258
Ilko Iliev61fdb732009-06-12 21:20:39 +0200259int dram_init(void)
260{
Asen Dimov5aae7462010-12-12 12:41:30 +0200261 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa9606732011-07-03 05:55:33 +0000262 gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
Asen Dimov5aae7462010-12-12 12:41:30 +0200263 PHYS_SDRAM_SIZE);
264 return 0;
265}
266
Simon Glass2f949c32017-03-31 08:40:32 -0600267int dram_init_banksize(void)
Asen Dimov5aae7462010-12-12 12:41:30 +0200268{
Ilko Iliev61fdb732009-06-12 21:20:39 +0200269 gd->bd->bi_dram[0].start = PHYS_SDRAM;
270 gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
Simon Glass2f949c32017-03-31 08:40:32 -0600271
272 return 0;
Ilko Iliev61fdb732009-06-12 21:20:39 +0200273}
274
275#ifdef CONFIG_RESET_PHY_R
276void reset_phy(void)
277{
278#ifdef CONFIG_DRIVER_DM9000
279 /*
280 * Initialize ethernet HW addr prior to starting Linux,
281 * needed for nfsroot
282 */
Joe Hershberger3dbe17e2015-03-22 17:09:06 -0500283 eth_init();
Ilko Iliev61fdb732009-06-12 21:20:39 +0200284#endif
285}
286#endif
287
288#ifdef CONFIG_DISPLAY_BOARDINFO
289int checkboard (void)
290{
291 char buf[32];
292
293 printf ("Board : Ronetix PM9261\n");
294 printf ("Crystal frequency: %8s MHz\n",
295 strmhz(buf, get_main_clk_rate()));
296 printf ("CPU clock : %8s MHz\n",
297 strmhz(buf, get_cpu_clk_rate()));
298 printf ("Master clock : %8s MHz\n",
299 strmhz(buf, get_mck_clk_rate()));
300
301 return 0;
302}
303#endif