blob: 36c64db8f5d17a2e061001a97c411109a7399378 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shaohui Xie085ac1c2016-09-07 17:56:14 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Shaohui Xie085ac1c2016-09-07 17:56:14 +08004 */
5
6#ifndef __LS1046AQDS_H__
7#define __LS1046AQDS_H__
8
9#include "ls1046a_common.h"
10
Shaohui Xie085ac1c2016-09-07 17:56:14 +080011/* Physical Memory Map */
Shaohui Xie085ac1c2016-09-07 17:56:14 +080012
Shaohui Xie085ac1c2016-09-07 17:56:14 +080013#define SPD_EEPROM_ADDRESS 0x51
Shaohui Xie085ac1c2016-09-07 17:56:14 +080014
Shaohui Xie085ac1c2016-09-07 17:56:14 +080015#ifdef CONFIG_DDR_ECC
Shaohui Xie085ac1c2016-09-07 17:56:14 +080016#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
17#endif
18
Shaohui Xie085ac1c2016-09-07 17:56:14 +080019#ifdef CONFIG_SYS_DPAA_FMAN
Shaohui Xie085ac1c2016-09-07 17:56:14 +080020#define RGMII_PHY1_ADDR 0x1
21#define RGMII_PHY2_ADDR 0x2
22#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
23#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
24#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
25#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
26/* PHY address on QSGMII riser card on slot 2 */
27#define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
28#define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
29#define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
30#define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
31#endif
32
Shaohui Xie085ac1c2016-09-07 17:56:14 +080033/* IFC */
34#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Shaohui Xie085ac1c2016-09-07 17:56:14 +080035/*
36 * CONFIG_SYS_FLASH_BASE has the final address (core view)
37 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
38 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
39 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
40 */
41#define CONFIG_SYS_FLASH_BASE 0x60000000
42#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
43#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
44
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090045#ifdef CONFIG_MTD_NOR_FLASH
Shaohui Xie085ac1c2016-09-07 17:56:14 +080046#define CONFIG_SYS_FLASH_QUIET_TEST
47#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
48#endif
49#endif
50
Shaohui Xie56007a02016-10-28 14:24:02 +080051/* LPUART */
52#ifdef CONFIG_LPUART
Shaohui Xie56007a02016-10-28 14:24:02 +080053#define CFG_UART_MUX_MASK 0x6
54#define CFG_UART_MUX_SHIFT 1
55#define CFG_LPUART_EN 0x2
56#endif
57
Shaohui Xie085ac1c2016-09-07 17:56:14 +080058/* EEPROM */
Shaohui Xie085ac1c2016-09-07 17:56:14 +080059#define CONFIG_SYS_I2C_EEPROM_NXID
60#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shaohui Xie085ac1c2016-09-07 17:56:14 +080061
Shaohui Xie085ac1c2016-09-07 17:56:14 +080062/*
63 * IFC Definitions
64 */
65#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
66#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
67#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
68 CSPR_PORT_SIZE_16 | \
69 CSPR_MSEL_NOR | \
70 CSPR_V)
71#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
72#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
73 + 0x8000000) | \
74 CSPR_PORT_SIZE_16 | \
75 CSPR_MSEL_NOR | \
76 CSPR_V)
77#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
78
79#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
80 CSOR_NOR_TRHZ_80)
81#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
82 FTIM0_NOR_TEADC(0x5) | \
York Sunebcd9d62017-12-11 08:39:05 -080083 FTIM0_NOR_TAVDS(0x6) | \
Shaohui Xie085ac1c2016-09-07 17:56:14 +080084 FTIM0_NOR_TEAHC(0x5))
85#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
86 FTIM1_NOR_TRAD_NOR(0x1a) | \
87 FTIM1_NOR_TSEQRAD_NOR(0x13))
York Sunebcd9d62017-12-11 08:39:05 -080088#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x8) | \
89 FTIM2_NOR_TCH(0x8) | \
Shaohui Xie085ac1c2016-09-07 17:56:14 +080090 FTIM2_NOR_TWPH(0xe) | \
91 FTIM2_NOR_TWP(0x1c))
92#define CONFIG_SYS_NOR_FTIM3 0
93
Shaohui Xie085ac1c2016-09-07 17:56:14 +080094#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
95#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
96#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
97
98#define CONFIG_SYS_FLASH_EMPTY_INFO
99#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
100 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
101
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800102#define CONFIG_SYS_WRITE_SWAPPED_DATA
103
104/*
105 * NAND Flash Definitions
106 */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800107
108#define CONFIG_SYS_NAND_BASE 0x7e800000
109#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
110
111#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
112
113#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
114 | CSPR_PORT_SIZE_8 \
115 | CSPR_MSEL_NAND \
116 | CSPR_V)
117#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
118#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
119 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
120 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
121 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
122 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
123 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
124 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
125
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800126#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
127 FTIM0_NAND_TWP(0x18) | \
128 FTIM0_NAND_TWCHT(0x7) | \
129 FTIM0_NAND_TWH(0xa))
130#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
131 FTIM1_NAND_TWBE(0x39) | \
132 FTIM1_NAND_TRR(0xe) | \
133 FTIM1_NAND_TRP(0x18))
134#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
135 FTIM2_NAND_TREH(0xa) | \
136 FTIM2_NAND_TWHRE(0x1e))
137#define CONFIG_SYS_NAND_FTIM3 0x0
138
139#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
140#define CONFIG_SYS_MAX_NAND_DEVICE 1
141#define CONFIG_MTD_NAND_VERIFY_WRITE
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800142#endif
143
144#ifdef CONFIG_NAND_BOOT
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800145#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
146#endif
147
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000148#if defined(CONFIG_TFABOOT) || \
149 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800150#endif
151
152/*
153 * QIXIS Definitions
154 */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800155
156#ifdef CONFIG_FSL_QIXIS
157#define QIXIS_BASE 0x7fb00000
158#define QIXIS_BASE_PHYS QIXIS_BASE
159#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
160#define QIXIS_LBMAP_SWITCH 6
161#define QIXIS_LBMAP_MASK 0x0f
162#define QIXIS_LBMAP_SHIFT 0
163#define QIXIS_LBMAP_DFLTBANK 0x00
164#define QIXIS_LBMAP_ALTBANK 0x04
165#define QIXIS_LBMAP_NAND 0x09
166#define QIXIS_LBMAP_SD 0x00
167#define QIXIS_LBMAP_SD_QSPI 0xff
168#define QIXIS_LBMAP_QSPI 0xff
169#define QIXIS_RCW_SRC_NAND 0x110
170#define QIXIS_RCW_SRC_SD 0x040
171#define QIXIS_RCW_SRC_QSPI 0x045
172#define QIXIS_RST_CTL_RESET 0x41
173#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
174#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
175#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
176
177#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
178#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
179 CSPR_PORT_SIZE_8 | \
180 CSPR_MSEL_GPCM | \
181 CSPR_V)
182#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
183#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
184 CSOR_NOR_NOR_MODE_AVD_NOR | \
185 CSOR_NOR_TRHZ_80)
186
187/*
188 * QIXIS Timing parameters for IFC GPCM
189 */
190#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
191 FTIM0_GPCM_TEADC(0x20) | \
192 FTIM0_GPCM_TEAHC(0x10))
193#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
194 FTIM1_GPCM_TRAD(0x1f))
195#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
196 FTIM2_GPCM_TCH(0x8) | \
197 FTIM2_GPCM_TWP(0xf0))
198#define CONFIG_SYS_FPGA_FTIM3 0x0
199#endif
200
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000201#ifdef CONFIG_TFABOOT
202#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
203#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
204#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
205#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
206#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
207#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
208#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
209#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
210#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
211#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
212#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
213#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
214#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
215#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
216#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
217#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
218#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
219#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
220#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
221#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
222#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
223#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
224#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
225#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
226#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
227#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
228#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
229#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
230#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
231#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
232#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
233#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
234#else
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800235#ifdef CONFIG_NAND_BOOT
236#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
237#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
238#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
239#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
240#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
241#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
242#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
243#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
244#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
245#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
246#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
247#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
248#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
249#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
250#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
251#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
252#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
253#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
254#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
255#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
256#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
257#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
258#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
259#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
260#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
261#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
262#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
263#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
264#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
265#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
266#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
267#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
268#else
269#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
270#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
271#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
272#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
273#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
274#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
275#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
276#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
277#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
278#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
279#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
280#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
281#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
282#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
283#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
284#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
285#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
286#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
287#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
288#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
289#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
290#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
291#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
292#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
293#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
294#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
295#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
296#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
297#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
298#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
299#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
300#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
301#endif
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000302#endif
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800303
304/*
305 * I2C bus multiplexer
306 */
307#define I2C_MUX_PCA_ADDR_PRI 0x77
308#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
309#define I2C_RETIMER_ADDR 0x18
310#define I2C_MUX_CH_DEFAULT 0x8
311#define I2C_MUX_CH_CH7301 0xC
312#define I2C_MUX_CH5 0xD
313#define I2C_MUX_CH6 0xE
314#define I2C_MUX_CH7 0xF
315
316#define I2C_MUX_CH_VOL_MONITOR 0xa
317
318/* Voltage monitor on channel 2*/
319#define I2C_VOL_MONITOR_ADDR 0x40
320#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
321#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
322#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
323
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800324/* The lowest and highest voltage allowed for LS1046AQDS */
325#define VDD_MV_MIN 819
326#define VDD_MV_MAX 1212
327
328/*
329 * Miscellaneous configurable options
330 */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800331
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800332/*
333 * Environment
334 */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800335
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000336#ifdef CONFIG_TFABOOT
Biwen Li88dd2e82020-04-20 18:29:06 +0800337#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
338 "env exists secureboot && esbc_halt;;"
339#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd" \
340 "env exists secureboot && esbc_halt;;"
341#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
342 "env exists secureboot && esbc_halt;;"
343#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
344 "env exists secureboot && esbc_halt;;"
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000345#endif
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800346
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800347#include <asm/fsl_secure_boot.h>
348
349#endif /* __LS1046AQDS_H__ */