Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2006 Freescale Semiconductor, Inc. |
| 4 | * Dave Liu <daveliu@freescale.com> |
| 5 | * |
| 6 | * Copyright (C) 2007 Logic Product Development, Inc. |
| 7 | * Peter Barada <peterb@logicpd.com> |
| 8 | * |
| 9 | * Copyright (C) 2007 MontaVista Software, Inc. |
| 10 | * Anton Vorontsov <avorontsov@ru.mvista.com> |
| 11 | * |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 12 | * (C) Copyright 2008 - 2010 |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 13 | * Heiko Schocher, DENX Software Engineering, hs@denx.de. |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <common.h> |
Simon Glass | 5e6201b | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 17 | #include <env.h> |
Simon Glass | 3bbe70c | 2019-12-28 10:44:54 -0700 | [diff] [blame] | 18 | #include <fdt_support.h> |
Simon Glass | a7b5130 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 19 | #include <init.h> |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 20 | #include <ioports.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 21 | #include <log.h> |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 22 | #include <mpc83xx.h> |
| 23 | #include <i2c.h> |
| 24 | #include <miiphy.h> |
| 25 | #include <asm/io.h> |
| 26 | #include <asm/mmu.h> |
Heiko Schocher | 5d87e45 | 2009-02-24 11:30:48 +0100 | [diff] [blame] | 27 | #include <asm/processor.h> |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 28 | #include <pci.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 29 | #include <linux/delay.h> |
Masahiro Yamada | 75f82d0 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 30 | #include <linux/libfdt.h> |
Thomas Herzmann | 94fbf52 | 2012-05-04 10:55:56 +0200 | [diff] [blame] | 31 | #include <post.h> |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 32 | |
Heiko Schocher | d19a6ec | 2008-11-21 08:29:40 +0100 | [diff] [blame] | 33 | #include "../common/common.h" |
| 34 | |
Simon Glass | 39f90ba | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 35 | DECLARE_GLOBAL_DATA_PTR; |
| 36 | |
Valentin Longchamp | f2893a9 | 2015-02-10 17:10:16 +0100 | [diff] [blame] | 37 | static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN]; |
| 38 | |
Holger Brunck | 0273889 | 2013-07-04 15:37:31 +0200 | [diff] [blame] | 39 | const qe_iop_conf_t qe_iop_conf_tab[] = { |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 40 | /* port pin dir open_drain assign */ |
Mario Six | 84eb431 | 2019-01-21 09:17:28 +0100 | [diff] [blame] | 41 | #if defined(CONFIG_ARCH_MPC8360) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 42 | /* MDIO */ |
| 43 | {0, 1, 3, 0, 2}, /* MDIO */ |
| 44 | {0, 2, 1, 0, 1}, /* MDC */ |
| 45 | |
| 46 | /* UCC4 - UEC */ |
| 47 | {1, 14, 1, 0, 1}, /* TxD0 */ |
| 48 | {1, 15, 1, 0, 1}, /* TxD1 */ |
| 49 | {1, 20, 2, 0, 1}, /* RxD0 */ |
| 50 | {1, 21, 2, 0, 1}, /* RxD1 */ |
| 51 | {1, 18, 1, 0, 1}, /* TX_EN */ |
| 52 | {1, 26, 2, 0, 1}, /* RX_DV */ |
| 53 | {1, 27, 2, 0, 1}, /* RX_ER */ |
| 54 | {1, 24, 2, 0, 1}, /* COL */ |
| 55 | {1, 25, 2, 0, 1}, /* CRS */ |
| 56 | {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */ |
| 57 | {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */ |
| 58 | |
| 59 | /* DUART - UART2 */ |
| 60 | {5, 0, 1, 0, 2}, /* UART2_SOUT */ |
| 61 | {5, 2, 1, 0, 1}, /* UART2_RTS */ |
| 62 | {5, 3, 2, 0, 2}, /* UART2_SIN */ |
| 63 | {5, 1, 2, 0, 3}, /* UART2_CTS */ |
Mario Six | b2e701c | 2019-01-21 09:17:24 +0100 | [diff] [blame] | 64 | #elif !defined(CONFIG_ARCH_MPC8309) |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 65 | /* Local Bus */ |
| 66 | {0, 16, 1, 0, 3}, /* LA00 */ |
| 67 | {0, 17, 1, 0, 3}, /* LA01 */ |
| 68 | {0, 18, 1, 0, 3}, /* LA02 */ |
| 69 | {0, 19, 1, 0, 3}, /* LA03 */ |
| 70 | {0, 20, 1, 0, 3}, /* LA04 */ |
| 71 | {0, 21, 1, 0, 3}, /* LA05 */ |
| 72 | {0, 22, 1, 0, 3}, /* LA06 */ |
| 73 | {0, 23, 1, 0, 3}, /* LA07 */ |
| 74 | {0, 24, 1, 0, 3}, /* LA08 */ |
| 75 | {0, 25, 1, 0, 3}, /* LA09 */ |
| 76 | {0, 26, 1, 0, 3}, /* LA10 */ |
| 77 | {0, 27, 1, 0, 3}, /* LA11 */ |
| 78 | {0, 28, 1, 0, 3}, /* LA12 */ |
| 79 | {0, 29, 1, 0, 3}, /* LA13 */ |
| 80 | {0, 30, 1, 0, 3}, /* LA14 */ |
| 81 | {0, 31, 1, 0, 3}, /* LA15 */ |
| 82 | |
| 83 | /* MDIO */ |
| 84 | {3, 4, 3, 0, 2}, /* MDIO */ |
| 85 | {3, 5, 1, 0, 2}, /* MDC */ |
| 86 | |
| 87 | /* UCC4 - UEC */ |
| 88 | {1, 18, 1, 0, 1}, /* TxD0 */ |
| 89 | {1, 19, 1, 0, 1}, /* TxD1 */ |
| 90 | {1, 22, 2, 0, 1}, /* RxD0 */ |
| 91 | {1, 23, 2, 0, 1}, /* RxD1 */ |
| 92 | {1, 26, 2, 0, 1}, /* RxER */ |
| 93 | {1, 28, 2, 0, 1}, /* Rx_DV */ |
| 94 | {1, 30, 1, 0, 1}, /* TxEN */ |
| 95 | {1, 31, 2, 0, 1}, /* CRS */ |
| 96 | {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */ |
| 97 | #endif |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 98 | |
| 99 | /* END of table */ |
| 100 | {0, 0, 0, 0, QE_IOP_TAB_END}, |
| 101 | }; |
| 102 | |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 103 | static int piggy_present(void) |
| 104 | { |
| 105 | struct km_bec_fpga __iomem *base = |
| 106 | (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE; |
| 107 | |
| 108 | return in_8(&base->bprth) & PIGGY_PRESENT; |
| 109 | } |
| 110 | |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 111 | int ethernet_present(void) |
| 112 | { |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 113 | return piggy_present(); |
| 114 | } |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 115 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 116 | int board_early_init_r(void) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 117 | { |
Heiko Schocher | 3a8dd21 | 2011-03-08 10:47:39 +0100 | [diff] [blame] | 118 | struct km_bec_fpga *base = |
| 119 | (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 120 | |
Mario Six | 84eb431 | 2019-01-21 09:17:28 +0100 | [diff] [blame] | 121 | #if defined(CONFIG_ARCH_MPC8360) |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 122 | unsigned short svid; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 123 | /* |
| 124 | * Because of errata in the UCCs, we have to write to the reserved |
| 125 | * registers to slow the clocks down. |
| 126 | */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 127 | svid = SVR_REV(mfspr(SVR)); |
Heiko Schocher | 5d87e45 | 2009-02-24 11:30:48 +0100 | [diff] [blame] | 128 | switch (svid) { |
| 129 | case 0x0020: |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 130 | /* |
| 131 | * MPC8360ECE.pdf QE_ENET10 table 4: |
| 132 | * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2) |
| 133 | * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1) |
| 134 | */ |
Heiko Schocher | 5d87e45 | 2009-02-24 11:30:48 +0100 | [diff] [blame] | 135 | setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000); |
| 136 | break; |
| 137 | case 0x0021: |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 138 | /* |
| 139 | * MPC8360ECE.pdf QE_ENET10 table 4: |
| 140 | * IMMR + 0x14AC[24:27] = 1010 |
| 141 | */ |
Heiko Schocher | 5d87e45 | 2009-02-24 11:30:48 +0100 | [diff] [blame] | 142 | clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac), |
| 143 | 0x00000050, 0x000000a0); |
| 144 | break; |
| 145 | } |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 146 | #endif |
| 147 | |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 148 | /* enable the PHY on the PIGGY */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 149 | setbits_8(&base->pgy_eth, 0x01); |
Heiko Schocher | 2f6ea29 | 2010-01-07 08:55:50 +0100 | [diff] [blame] | 150 | /* enable the Unit LED (green) */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 151 | setbits_8(&base->oprth, WRL_BOOT); |
Stefan Bigler | abcd23c | 2012-05-04 10:55:55 +0200 | [diff] [blame] | 152 | /* enable Application Buffer */ |
| 153 | setbits_8(&base->oprtl, OPRTL_XBUFENA); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 154 | |
| 155 | return 0; |
| 156 | } |
| 157 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 158 | int misc_init_r(void) |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 159 | { |
Holger Brunck | 0340b6a | 2019-11-25 17:24:14 +0100 | [diff] [blame] | 160 | ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN, |
| 161 | CONFIG_PIGGY_MAC_ADDRESS_OFFSET); |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 162 | return 0; |
| 163 | } |
| 164 | |
Heiko Schocher | cfc5804 | 2010-04-26 13:07:28 +0200 | [diff] [blame] | 165 | int last_stage_init(void) |
| 166 | { |
Mario Six | 92e20d9 | 2019-01-21 09:17:35 +0100 | [diff] [blame] | 167 | #if defined(CONFIG_TARGET_KMCOGE5NE) |
Thomas Herzmann | 6e1106a | 2012-05-04 10:55:57 +0200 | [diff] [blame] | 168 | struct bfticu_iomap *base = |
| 169 | (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE; |
| 170 | u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK; |
| 171 | |
| 172 | if (dip_switch != 0) { |
| 173 | /* start bootloader */ |
| 174 | puts("DIP: Enabled\n"); |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 175 | env_set("actual_bank", "0"); |
Thomas Herzmann | 6e1106a | 2012-05-04 10:55:57 +0200 | [diff] [blame] | 176 | } |
| 177 | #endif |
Heiko Schocher | cfc5804 | 2010-04-26 13:07:28 +0200 | [diff] [blame] | 178 | set_km_env(); |
| 179 | return 0; |
| 180 | } |
| 181 | |
Holger Brunck | 828411f | 2013-05-06 15:02:40 +0200 | [diff] [blame] | 182 | static int fixed_sdram(void) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 183 | { |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 184 | immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 185 | u32 msize = 0; |
| 186 | u32 ddr_size; |
| 187 | u32 ddr_size_log2; |
| 188 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 189 | out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e)); |
Christian Herzig | 0b81a01 | 2012-03-21 13:42:43 +0100 | [diff] [blame] | 190 | out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f); |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 191 | out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG); |
| 192 | out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0); |
| 193 | out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1); |
| 194 | out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2); |
| 195 | out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3); |
| 196 | out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG); |
| 197 | out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2); |
| 198 | out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE); |
| 199 | out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2); |
| 200 | out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL); |
| 201 | out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL); |
| 202 | udelay(200); |
Andreas Huber | e3adb78 | 2011-11-10 15:52:43 +0100 | [diff] [blame] | 203 | setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 204 | |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 205 | msize = CONFIG_SYS_DDR_SIZE << 20; |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 206 | disable_addr_trans(); |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 207 | msize = get_ram_size(CONFIG_SYS_SDRAM_BASE, msize); |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 208 | enable_addr_trans(); |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 209 | msize /= (1024 * 1024); |
| 210 | if (CONFIG_SYS_DDR_SIZE != msize) { |
| 211 | for (ddr_size = msize << 20, ddr_size_log2 = 0; |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 212 | (ddr_size > 1); |
| 213 | ddr_size = ddr_size >> 1, ddr_size_log2++) |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 214 | if (ddr_size & 1) |
| 215 | return -1; |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 216 | out_be32(&im->sysconf.ddrlaw[0].ar, |
| 217 | (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE))); |
| 218 | out_be32(&im->ddr.csbnds[0].csbnds, |
| 219 | (((msize / 16) - 1) & 0xff)); |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 220 | } |
| 221 | |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 222 | return msize; |
| 223 | } |
| 224 | |
Simon Glass | d35f338 | 2017-04-06 12:47:05 -0600 | [diff] [blame] | 225 | int dram_init(void) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 226 | { |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 227 | immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 228 | u32 msize = 0; |
| 229 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 230 | if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im) |
Simon Glass | 39f90ba | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 231 | return -ENXIO; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 232 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 233 | out_be32(&im->sysconf.ddrlaw[0].bar, |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 234 | CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR); |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 235 | msize = fixed_sdram(); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 236 | |
Peter Tyser | cb4731f | 2009-06-30 17:15:50 -0500 | [diff] [blame] | 237 | #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 238 | /* |
| 239 | * Initialize DDR ECC byte |
| 240 | */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 241 | ddr_enable_ecc(msize * 1024 * 1024); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 242 | #endif |
| 243 | |
| 244 | /* return total bus SDRAM size(bytes) -- DDR */ |
Simon Glass | 39f90ba | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 245 | gd->ram_size = msize * 1024 * 1024; |
| 246 | |
| 247 | return 0; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 248 | } |
| 249 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 250 | int checkboard(void) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 251 | { |
Holger Brunck | b3d5f19 | 2019-11-26 19:09:02 +0100 | [diff] [blame] | 252 | puts("Board: ABB " CONFIG_SYS_CONFIG_NAME); |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 253 | |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 254 | if (piggy_present()) |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 255 | puts(" with PIGGY."); |
| 256 | puts("\n"); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 257 | return 0; |
| 258 | } |
| 259 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 260 | int ft_board_setup(void *blob, struct bd_info *bd) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 261 | { |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 262 | ft_cpu_setup(blob, bd); |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 263 | |
| 264 | return 0; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 265 | } |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 266 | |
| 267 | #if defined(CONFIG_HUSH_INIT_VAR) |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 268 | int hush_init_var(void) |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 269 | { |
Valentin Longchamp | f2893a9 | 2015-02-10 17:10:16 +0100 | [diff] [blame] | 270 | ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN); |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 271 | return 0; |
| 272 | } |
| 273 | #endif |
Thomas Herzmann | 94fbf52 | 2012-05-04 10:55:56 +0200 | [diff] [blame] | 274 | |
| 275 | #if defined(CONFIG_POST) |
| 276 | int post_hotkeys_pressed(void) |
| 277 | { |
| 278 | int testpin = 0; |
| 279 | struct km_bec_fpga *base = |
| 280 | (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE; |
| 281 | int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG); |
| 282 | testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0; |
| 283 | debug("post_hotkeys_pressed: %d\n", !testpin); |
| 284 | return testpin; |
| 285 | } |
| 286 | |
| 287 | ulong post_word_load(void) |
| 288 | { |
| 289 | void* addr = (ulong *) (CPM_POST_WORD_ADDR); |
| 290 | debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr)); |
| 291 | return in_le32(addr); |
| 292 | |
| 293 | } |
| 294 | void post_word_store(ulong value) |
| 295 | { |
| 296 | void* addr = (ulong *) (CPM_POST_WORD_ADDR); |
| 297 | debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value); |
| 298 | out_le32(addr, value); |
| 299 | } |
| 300 | |
| 301 | int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset) |
| 302 | { |
Ashok Reddy Soma | 41e8edf | 2020-05-04 15:26:21 +0200 | [diff] [blame] | 303 | /* |
| 304 | * These match CONFIG_SYS_MEMTEST_START and |
| 305 | * (CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START) |
| 306 | */ |
| 307 | *vstart = 0x00100000; |
| 308 | *size = 0xe00000; |
Thomas Herzmann | 94fbf52 | 2012-05-04 10:55:56 +0200 | [diff] [blame] | 309 | debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size); |
| 310 | |
| 311 | return 0; |
| 312 | } |
| 313 | #endif |