Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Configuration for Versatile Express. Parts were derived from other ARM |
| 4 | * configurations. |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __VEXPRESS_AEMV8A_H |
| 8 | #define __VEXPRESS_AEMV8A_H |
| 9 | |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 10 | #define CONFIG_REMAKE_ELF |
| 11 | |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 12 | /* Link Definitions */ |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 13 | #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP |
Darwin Rambo | d32d411 | 2014-06-09 11:12:59 -0700 | [diff] [blame] | 14 | /* ATF loads u-boot here for BASE_FVP model */ |
Darwin Rambo | d32d411 | 2014-06-09 11:12:59 -0700 | [diff] [blame] | 15 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x03f00000) |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 16 | #elif CONFIG_TARGET_VEXPRESS64_JUNO |
| 17 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x7fff0) |
Darwin Rambo | d32d411 | 2014-06-09 11:12:59 -0700 | [diff] [blame] | 18 | #endif |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 19 | |
Ryan Harkin | 642aa2c | 2015-10-09 17:18:01 +0100 | [diff] [blame] | 20 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 21 | |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 22 | /* CS register bases for the original memory map. */ |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 23 | #define V2M_PA_CS0 0x00000000 |
| 24 | #define V2M_PA_CS1 0x14000000 |
| 25 | #define V2M_PA_CS2 0x18000000 |
| 26 | #define V2M_PA_CS3 0x1c000000 |
| 27 | #define V2M_PA_CS4 0x0c000000 |
| 28 | #define V2M_PA_CS5 0x10000000 |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 29 | |
| 30 | #define V2M_PERIPH_OFFSET(x) (x << 16) |
| 31 | #define V2M_SYSREGS (V2M_PA_CS3 + V2M_PERIPH_OFFSET(1)) |
| 32 | #define V2M_SYSCTL (V2M_PA_CS3 + V2M_PERIPH_OFFSET(2)) |
| 33 | #define V2M_SERIAL_BUS_PCI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(3)) |
| 34 | |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 35 | #define V2M_BASE 0x80000000 |
| 36 | |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 37 | /* Common peripherals relative to CS7. */ |
| 38 | #define V2M_AACI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(4)) |
| 39 | #define V2M_MMCI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(5)) |
| 40 | #define V2M_KMI0 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(6)) |
| 41 | #define V2M_KMI1 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(7)) |
| 42 | |
Linus Walleij | c582250 | 2015-01-23 14:41:10 +0100 | [diff] [blame] | 43 | #ifdef CONFIG_TARGET_VEXPRESS64_JUNO |
| 44 | #define V2M_UART0 0x7ff80000 |
| 45 | #define V2M_UART1 0x7ff70000 |
| 46 | #else /* Not Juno */ |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 47 | #define V2M_UART0 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(9)) |
| 48 | #define V2M_UART1 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(10)) |
| 49 | #define V2M_UART2 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(11)) |
| 50 | #define V2M_UART3 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(12)) |
Linus Walleij | c582250 | 2015-01-23 14:41:10 +0100 | [diff] [blame] | 51 | #endif |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 52 | |
| 53 | #define V2M_WDT (V2M_PA_CS3 + V2M_PERIPH_OFFSET(15)) |
| 54 | |
| 55 | #define V2M_TIMER01 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(17)) |
| 56 | #define V2M_TIMER23 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(18)) |
| 57 | |
| 58 | #define V2M_SERIAL_BUS_DVI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(22)) |
| 59 | #define V2M_RTC (V2M_PA_CS3 + V2M_PERIPH_OFFSET(23)) |
| 60 | |
| 61 | #define V2M_CF (V2M_PA_CS3 + V2M_PERIPH_OFFSET(26)) |
| 62 | |
| 63 | #define V2M_CLCD (V2M_PA_CS3 + V2M_PERIPH_OFFSET(31)) |
| 64 | |
| 65 | /* System register offsets. */ |
| 66 | #define V2M_SYS_CFGDATA (V2M_SYSREGS + 0x0a0) |
| 67 | #define V2M_SYS_CFGCTRL (V2M_SYSREGS + 0x0a4) |
| 68 | #define V2M_SYS_CFGSTAT (V2M_SYSREGS + 0x0a8) |
| 69 | |
| 70 | /* Generic Timer Definitions */ |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 71 | #define COUNTER_FREQUENCY 24000000 /* 24MHz */ |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 72 | |
| 73 | /* Generic Interrupt Controller Definitions */ |
David Feng | 79bbde0 | 2014-03-14 14:26:27 +0800 | [diff] [blame] | 74 | #ifdef CONFIG_GICV3 |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 75 | #define GICD_BASE (0x2f000000) |
| 76 | #define GICR_BASE (0x2f100000) |
David Feng | 79bbde0 | 2014-03-14 14:26:27 +0800 | [diff] [blame] | 77 | #else |
Darwin Rambo | d32d411 | 2014-06-09 11:12:59 -0700 | [diff] [blame] | 78 | |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 79 | #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP |
| 80 | #define GICD_BASE (0x2f000000) |
| 81 | #define GICC_BASE (0x2c000000) |
| 82 | #elif CONFIG_TARGET_VEXPRESS64_JUNO |
Linus Walleij | c582250 | 2015-01-23 14:41:10 +0100 | [diff] [blame] | 83 | #define GICD_BASE (0x2C010000) |
| 84 | #define GICC_BASE (0x2C02f000) |
David Feng | 79bbde0 | 2014-03-14 14:26:27 +0800 | [diff] [blame] | 85 | #endif |
Linus Walleij | a90caa3 | 2015-03-23 11:06:14 +0100 | [diff] [blame] | 86 | #endif /* !CONFIG_GICV3 */ |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 87 | |
Adam Ford | 0a044f8 | 2017-09-05 15:20:44 -0500 | [diff] [blame] | 88 | #ifndef CONFIG_TARGET_VEXPRESS64_JUNO |
Linus Walleij | 48b4755 | 2015-02-17 11:35:25 +0100 | [diff] [blame] | 89 | /* The Vexpress64 simulators use SMSC91C111 */ |
Bhupesh Sharma | e997f35 | 2014-01-16 09:47:40 -0600 | [diff] [blame] | 90 | #define CONFIG_SMC91111 1 |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 91 | #define CONFIG_SMC91111_BASE (0x01A000000) |
Linus Walleij | 48b4755 | 2015-02-17 11:35:25 +0100 | [diff] [blame] | 92 | #endif |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 93 | |
| 94 | /* PL011 Serial Configuration */ |
Linus Walleij | c582250 | 2015-01-23 14:41:10 +0100 | [diff] [blame] | 95 | #ifdef CONFIG_TARGET_VEXPRESS64_JUNO |
Andre Przywara | d345718 | 2020-04-27 19:18:00 +0100 | [diff] [blame] | 96 | #define CONFIG_PL011_CLOCK 7372800 |
Linus Walleij | c582250 | 2015-01-23 14:41:10 +0100 | [diff] [blame] | 97 | #else |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 98 | #define CONFIG_PL011_CLOCK 24000000 |
Linus Walleij | c582250 | 2015-01-23 14:41:10 +0100 | [diff] [blame] | 99 | #endif |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 100 | |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 101 | /* BOOTP options */ |
| 102 | #define CONFIG_BOOTP_BOOTFILESIZE |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 103 | |
| 104 | /* Miscellaneous configurable options */ |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 105 | |
| 106 | /* Physical Memory Map */ |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 107 | #define PHYS_SDRAM_1 (V2M_BASE) /* SDRAM Bank #1 */ |
Linus Walleij | 0a38bfe | 2015-05-11 10:03:57 +0200 | [diff] [blame] | 108 | /* Top 16MB reserved for secure world use */ |
| 109 | #define DRAM_SEC_SIZE 0x01000000 |
| 110 | #define PHYS_SDRAM_1_SIZE 0x80000000 - DRAM_SEC_SIZE |
| 111 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 112 | |
Ryan Harkin | 98d2fff | 2015-11-18 10:39:07 +0000 | [diff] [blame] | 113 | #ifdef CONFIG_TARGET_VEXPRESS64_JUNO |
Ryan Harkin | 98d2fff | 2015-11-18 10:39:07 +0000 | [diff] [blame] | 114 | #define PHYS_SDRAM_2 (0x880000000) |
| 115 | #define PHYS_SDRAM_2_SIZE 0x180000000 |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 116 | #elif CONFIG_TARGET_VEXPRESS64_BASE_FVP && CONFIG_NR_DRAM_BANKS == 2 |
Diego Sueiro | 7a02a1b | 2021-02-15 07:27:57 +0000 | [diff] [blame] | 117 | #define PHYS_SDRAM_2 (0x880000000) |
| 118 | #define PHYS_SDRAM_2_SIZE 0x80000000 |
Ryan Harkin | 98d2fff | 2015-11-18 10:39:07 +0000 | [diff] [blame] | 119 | #endif |
| 120 | |
Linus Walleij | 0a38bfe | 2015-05-11 10:03:57 +0200 | [diff] [blame] | 121 | /* Enable memtest */ |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 122 | |
| 123 | /* Initial environment variables */ |
Linus Walleij | c39566a | 2015-04-05 01:48:32 +0200 | [diff] [blame] | 124 | #ifdef CONFIG_TARGET_VEXPRESS64_JUNO |
Andre Przywara | be03531 | 2021-07-12 00:25:15 +0100 | [diff] [blame] | 125 | /* Copy the kernel and FDT to DRAM memory and boot */ |
| 126 | #define BOOTENV_DEV_AFS(devtypeu, devtypel, instance) \ |
| 127 | "bootcmd_afs=" \ |
| 128 | "afs load ${kernel_name} ${kernel_addr_r} ;"\ |
| 129 | "if test $? -eq 1; then "\ |
| 130 | " echo Loading ${kernel_alt_name} instead of ${kernel_name}; "\ |
| 131 | " afs load ${kernel_alt_name} ${kernel_addr_r};"\ |
| 132 | "fi ; "\ |
| 133 | "afs load ${fdtfile} ${fdt_addr_r} ;"\ |
| 134 | "if test $? -eq 1; then "\ |
| 135 | " echo Loading ${fdt_alt_name} instead of ${fdtfile}; "\ |
| 136 | " afs load ${fdt_alt_name} ${fdt_addr_r}; "\ |
| 137 | "fi ; "\ |
| 138 | "fdt addr ${fdt_addr_r}; fdt resize; " \ |
| 139 | "if afs load ${ramdisk_name} ${ramdisk_addr_r} ; "\ |
| 140 | "then "\ |
| 141 | " setenv ramdisk_param ${ramdisk_addr_r}; "\ |
| 142 | "else "\ |
| 143 | " setenv ramdisk_param -; "\ |
| 144 | "fi ; " \ |
| 145 | "booti ${kernel_addr_r} ${ramdisk_param} ${fdt_addr_r}\0" |
| 146 | #define BOOTENV_DEV_NAME_AFS(devtypeu, devtypel, instance) "afs " |
| 147 | |
| 148 | #define BOOT_TARGET_DEVICES(func) \ |
| 149 | func(USB, usb, 0) \ |
| 150 | func(SATA, sata, 0) \ |
| 151 | func(SATA, sata, 1) \ |
| 152 | func(PXE, pxe, na) \ |
| 153 | func(DHCP, dhcp, na) \ |
| 154 | func(AFS, afs, na) |
| 155 | |
| 156 | #include <config_distro_bootcmd.h> |
| 157 | |
Linus Walleij | c39566a | 2015-04-05 01:48:32 +0200 | [diff] [blame] | 158 | /* |
| 159 | * Defines where the kernel and FDT exist in NOR flash and where it will |
| 160 | * be copied into DRAM |
| 161 | */ |
| 162 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Ryan Harkin | 66fe7ee | 2015-10-09 17:18:07 +0100 | [diff] [blame] | 163 | "kernel_name=norkern\0" \ |
| 164 | "kernel_alt_name=Image\0" \ |
Andre Przywara | 11e56c4 | 2020-04-27 19:17:58 +0100 | [diff] [blame] | 165 | "kernel_addr_r=0x80080000\0" \ |
| 166 | "ramdisk_name=ramdisk.img\0" \ |
| 167 | "ramdisk_addr_r=0x88000000\0" \ |
Alexander Graf | af68480 | 2016-03-04 01:10:11 +0100 | [diff] [blame] | 168 | "fdtfile=board.dtb\0" \ |
Ryan Harkin | 66fe7ee | 2015-10-09 17:18:07 +0100 | [diff] [blame] | 169 | "fdt_alt_name=juno\0" \ |
Andre Przywara | 11e56c4 | 2020-04-27 19:17:58 +0100 | [diff] [blame] | 170 | "fdt_addr_r=0x80000000\0" \ |
Andre Przywara | be03531 | 2021-07-12 00:25:15 +0100 | [diff] [blame] | 171 | BOOTENV |
Linus Walleij | c39566a | 2015-04-05 01:48:32 +0200 | [diff] [blame] | 172 | |
| 173 | #elif CONFIG_TARGET_VEXPRESS64_BASE_FVP |
Darwin Rambo | d32d411 | 2014-06-09 11:12:59 -0700 | [diff] [blame] | 174 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Linus Walleij | 4d30c9d | 2015-05-27 09:45:39 +0200 | [diff] [blame] | 175 | "kernel_name=Image\0" \ |
Andre Przywara | a941510 | 2016-01-04 15:43:36 +0000 | [diff] [blame] | 176 | "kernel_addr=0x80080000\0" \ |
Darwin Rambo | d32d411 | 2014-06-09 11:12:59 -0700 | [diff] [blame] | 177 | "initrd_name=ramdisk.img\0" \ |
Linus Walleij | e08177c | 2015-03-23 11:06:12 +0100 | [diff] [blame] | 178 | "initrd_addr=0x88000000\0" \ |
Alexander Graf | af68480 | 2016-03-04 01:10:11 +0100 | [diff] [blame] | 179 | "fdtfile=devtree.dtb\0" \ |
Linus Walleij | e08177c | 2015-03-23 11:06:12 +0100 | [diff] [blame] | 180 | "fdt_addr=0x83000000\0" \ |
Peter Collingbourne | 76254ab | 2020-04-03 19:58:24 -0700 | [diff] [blame] | 181 | "boot_name=boot.img\0" \ |
| 182 | "boot_addr=0x8007f800\0" |
Darwin Rambo | d32d411 | 2014-06-09 11:12:59 -0700 | [diff] [blame] | 183 | |
Stanislav Pinchuk | fb852b4 | 2021-01-20 21:54:53 +0300 | [diff] [blame] | 184 | #ifndef CONFIG_BOOTCOMMAND |
Peter Collingbourne | 76254ab | 2020-04-03 19:58:24 -0700 | [diff] [blame] | 185 | #define CONFIG_BOOTCOMMAND "if smhload ${boot_name} ${boot_addr}; then " \ |
| 186 | " set bootargs; " \ |
| 187 | " abootimg addr ${boot_addr}; " \ |
| 188 | " abootimg get dtb --index=0 fdt_addr; " \ |
| 189 | " bootm ${boot_addr} ${boot_addr} " \ |
| 190 | " ${fdt_addr}; " \ |
| 191 | "else; " \ |
| 192 | " set fdt_high 0xffffffffffffffff; " \ |
| 193 | " set initrd_high 0xffffffffffffffff; " \ |
| 194 | " smhload ${kernel_name} ${kernel_addr}; " \ |
| 195 | " smhload ${fdtfile} ${fdt_addr}; " \ |
| 196 | " smhload ${initrd_name} ${initrd_addr} "\ |
| 197 | " initrd_end; " \ |
| 198 | " fdt addr ${fdt_addr}; fdt resize; " \ |
| 199 | " fdt chosen ${initrd_addr} ${initrd_end}; " \ |
| 200 | " booti $kernel_addr - $fdt_addr; " \ |
| 201 | "fi" |
Stanislav Pinchuk | fb852b4 | 2021-01-20 21:54:53 +0300 | [diff] [blame] | 202 | #endif |
Darwin Rambo | d32d411 | 2014-06-09 11:12:59 -0700 | [diff] [blame] | 203 | #endif |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 204 | |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 205 | /* Monitor Command Prompt */ |
| 206 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 207 | #define CONFIG_SYS_MAXARGS 64 /* max command args */ |
| 208 | |
Ryan Harkin | ad5b2a2 | 2015-11-18 10:39:09 +0000 | [diff] [blame] | 209 | #ifdef CONFIG_TARGET_VEXPRESS64_JUNO |
| 210 | #define CONFIG_SYS_FLASH_BASE 0x08000000 |
| 211 | /* 255 x 256KiB sectors + 4 x 64KiB sectors at the end = 259 */ |
| 212 | #define CONFIG_SYS_MAX_FLASH_SECT 259 |
| 213 | /* Store environment at top of flash in the same location as blank.img */ |
| 214 | /* in the Juno firmware. */ |
Linus Walleij | 6ba4b6a | 2015-02-19 17:19:37 +0100 | [diff] [blame] | 215 | #else |
Tom Rini | 3a6d453 | 2021-09-03 10:40:28 -0400 | [diff] [blame^] | 216 | #define CONFIG_SYS_FLASH_BASE 0x0C000000 |
Ryan Harkin | ad5b2a2 | 2015-11-18 10:39:09 +0000 | [diff] [blame] | 217 | /* 256 x 256KiB sectors */ |
| 218 | #define CONFIG_SYS_MAX_FLASH_SECT 256 |
| 219 | /* Store environment at top of flash */ |
Ryan Harkin | ad5b2a2 | 2015-11-18 10:39:09 +0000 | [diff] [blame] | 220 | #endif |
| 221 | |
Ryan Harkin | b1a4a67 | 2015-05-08 18:07:52 +0100 | [diff] [blame] | 222 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT |
Ryan Harkin | ad5b2a2 | 2015-11-18 10:39:09 +0000 | [diff] [blame] | 223 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
Linus Walleij | 6ba4b6a | 2015-02-19 17:19:37 +0100 | [diff] [blame] | 224 | |
Andre Przywara | e3e8121 | 2020-04-27 19:18:03 +0100 | [diff] [blame] | 225 | #ifdef CONFIG_USB_EHCI_HCD |
| 226 | #define CONFIG_USB_OHCI_NEW |
| 227 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1 |
| 228 | #endif |
| 229 | |
Linus Walleij | 6ba4b6a | 2015-02-19 17:19:37 +0100 | [diff] [blame] | 230 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* flinfo indicates empty blocks */ |
Ryan Harkin | ad5b2a2 | 2015-11-18 10:39:09 +0000 | [diff] [blame] | 231 | #define FLASH_MAX_SECTOR_SIZE 0x00040000 |
Linus Walleij | 6ba4b6a | 2015-02-19 17:19:37 +0100 | [diff] [blame] | 232 | |
David Feng | 3b5458c | 2013-12-14 11:47:37 +0800 | [diff] [blame] | 233 | #endif /* __VEXPRESS_AEMV8A_H */ |