blob: 31cd8a50f4a2258ce478db93848cbef2529564c3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Wolfgang Grandegger1859b702012-02-08 22:33:25 +00002/*
3 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
4 * Copyright (C) 2010 Freescale Semiconductor, Inc.
Wolfgang Grandegger1859b702012-02-08 22:33:25 +00005 */
6
Marek Vasutf22fde72021-03-31 12:28:03 +02007#include <clk.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Wolfgang Grandegger1859b702012-02-08 22:33:25 +00009#include <usb.h>
10#include <errno.h>
Mateusz Kulikowski4073b832016-01-23 11:54:32 +010011#include <wait_bit.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060012#include <asm/global_data.h>
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000013#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060014#include <linux/delay.h>
Mateusz Kulikowski3add69e2016-03-31 23:12:23 +020015#include <usb/ehci-ci.h>
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000016#include <asm/io.h>
17#include <asm/arch/imx-regs.h>
18#include <asm/arch/clock.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020019#include <asm/mach-imx/iomux-v3.h>
20#include <asm/mach-imx/sys_proto.h>
Peng Fan5c363c12016-06-17 14:19:27 +080021#include <dm.h>
Simon Glass0ffb9d62017-05-31 19:47:48 -060022#include <asm/mach-types.h>
Peng Fan13351332016-12-22 17:06:43 +080023#include <power/regulator.h>
Adam Ford15287f02019-04-03 08:41:56 -050024#include <linux/usb/otg.h>
Matthias Schiffer6eff2422021-09-20 15:37:25 +020025#include <linux/usb/phy.h>
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000026
27#include "ehci.h"
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000028
Peng Fan9e3eab32016-12-22 17:06:42 +080029DECLARE_GLOBAL_DATA_PTR;
30
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000031#define USB_OTGREGS_OFFSET 0x000
32#define USB_H1REGS_OFFSET 0x200
33#define USB_H2REGS_OFFSET 0x400
34#define USB_H3REGS_OFFSET 0x600
35#define USB_OTHERREGS_OFFSET 0x800
36
37#define USB_H1_CTRL_OFFSET 0x04
38
39#define USBPHY_CTRL 0x00000030
40#define USBPHY_CTRL_SET 0x00000034
41#define USBPHY_CTRL_CLR 0x00000038
42#define USBPHY_CTRL_TOG 0x0000003c
43
44#define USBPHY_PWD 0x00000000
45#define USBPHY_CTRL_SFTRST 0x80000000
46#define USBPHY_CTRL_CLKGATE 0x40000000
47#define USBPHY_CTRL_ENUTMILEVEL3 0x00008000
48#define USBPHY_CTRL_ENUTMILEVEL2 0x00004000
Troy Kiskyed72a9e2013-10-10 15:27:59 -070049#define USBPHY_CTRL_OTG_ID 0x08000000
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000050
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000051#define ANADIG_USB2_CHRG_DETECT_EN_B 0x00100000
52#define ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B 0x00080000
53
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000054#define ANADIG_USB2_PLL_480_CTRL_BYPASS 0x00010000
55#define ANADIG_USB2_PLL_480_CTRL_ENABLE 0x00002000
56#define ANADIG_USB2_PLL_480_CTRL_POWER 0x00001000
57#define ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS 0x00000040
58
Adrian Alonsof31599f2015-08-06 15:43:17 -050059#define USBNC_OFFSET 0x200
Peng Fan9e3eab32016-12-22 17:06:42 +080060#define USBNC_PHY_STATUS_OFFSET 0x23C
Adrian Alonsof31599f2015-08-06 15:43:17 -050061#define USBNC_PHYSTATUS_ID_DIG (1 << 4) /* otg_id status */
62#define USBNC_PHYCFG2_ACAENB (1 << 4) /* otg_id detection enable */
Stefan Agner475cf912016-07-13 00:25:37 -070063#define UCTRL_PWR_POL (1 << 9) /* OTG Polarity of Power Pin */
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000064#define UCTRL_OVER_CUR_POL (1 << 8) /* OTG Polarity of Overcurrent */
65#define UCTRL_OVER_CUR_DIS (1 << 7) /* Disable OTG Overcurrent Detection */
66
67/* USBCMD */
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000068#define UCMD_RUN_STOP (1 << 0) /* controller run/stop */
69#define UCMD_RESET (1 << 1) /* controller reset */
70
Marek Vasut5fc0d352021-04-10 16:03:04 +020071/* If this is not defined, assume MX6/MX7/MX8M SoC default */
Tom Rinib9796e82022-12-04 10:04:56 -050072#ifndef CFG_MXC_USB_PORTSC
73#define CFG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
Marek Vasut5fc0d352021-04-10 16:03:04 +020074#endif
75
Marek Vasut793e5752021-03-31 22:19:00 +020076/* Base address for this IP block is 0x02184800 */
77struct usbnc_regs {
78 u32 ctrl[4]; /* otg/host1-3 */
79 u32 uh2_hsic_ctrl;
80 u32 uh3_hsic_ctrl;
81 u32 otg_phy_ctrl_0;
82 u32 uh1_phy_ctrl_0;
83 u32 reserve1[4];
84 u32 phy_cfg1;
85 u32 phy_cfg2;
86 u32 reserve2;
87 u32 phy_status;
88 u32 reserve3[4];
89 u32 adp_cfg1;
90 u32 adp_cfg2;
91 u32 adp_status;
92};
93
Marek Vasut41e81392021-03-31 23:00:23 +020094#if defined(CONFIG_MX6) && !defined(CONFIG_PHY)
95static void usb_power_config_mx6(struct anatop_regs __iomem *anatop,
96 int anatop_bits_index)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000097{
Troy Kiskyed72a9e2013-10-10 15:27:59 -070098 void __iomem *chrg_detect;
99 void __iomem *pll_480_ctrl_clr;
100 void __iomem *pll_480_ctrl_set;
101
Marek Vasut41e81392021-03-31 23:00:23 +0200102 if (!is_mx6())
103 return;
104
105 switch (anatop_bits_index) {
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700106 case 0:
107 chrg_detect = &anatop->usb1_chrg_detect;
108 pll_480_ctrl_clr = &anatop->usb1_pll_480_ctrl_clr;
109 pll_480_ctrl_set = &anatop->usb1_pll_480_ctrl_set;
110 break;
111 case 1:
112 chrg_detect = &anatop->usb2_chrg_detect;
113 pll_480_ctrl_clr = &anatop->usb2_pll_480_ctrl_clr;
114 pll_480_ctrl_set = &anatop->usb2_pll_480_ctrl_set;
115 break;
116 default:
117 return;
118 }
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000119 /*
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700120 * Some phy and power's special controls
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000121 * 1. The external charger detector needs to be disabled
122 * or the signal at DP will be poor
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700123 * 2. The PLL's power and output to usb
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000124 * is totally controlled by IC, so the Software only needs
125 * to enable them at initializtion.
126 */
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500127 writel(ANADIG_USB2_CHRG_DETECT_EN_B |
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000128 ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B,
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700129 chrg_detect);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000130
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500131 writel(ANADIG_USB2_PLL_480_CTRL_BYPASS,
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700132 pll_480_ctrl_clr);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000133
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500134 writel(ANADIG_USB2_PLL_480_CTRL_ENABLE |
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000135 ANADIG_USB2_PLL_480_CTRL_POWER |
136 ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS,
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700137 pll_480_ctrl_set);
Marek Vasut41e81392021-03-31 23:00:23 +0200138}
139#else
140static void __maybe_unused
141usb_power_config_mx6(void *anatop, int anatop_bits_index) { }
142#endif
Ye Li9da57ea2019-10-24 10:29:32 -0300143
Marek Vasut41e81392021-03-31 23:00:23 +0200144#if defined(CONFIG_MX7) && !defined(CONFIG_PHY)
145static void usb_power_config_mx7(struct usbnc_regs *usbnc)
146{
147 void __iomem *phy_cfg2 = (void __iomem *)(&usbnc->phy_cfg2);
148
149 if (!is_mx7())
150 return;
151
152 /*
153 * Clear the ACAENB to enable usb_otg_id detection,
154 * otherwise it is the ACA detection enabled.
155 */
156 clrbits_le32(phy_cfg2, USBNC_PHYCFG2_ACAENB);
157}
158#else
159static void __maybe_unused
160usb_power_config_mx7(void *usbnc) { }
Ye Li9da57ea2019-10-24 10:29:32 -0300161#endif
Marek Vasut41e81392021-03-31 23:00:23 +0200162
163#if defined(CONFIG_MX7ULP) && !defined(CONFIG_PHY)
164static void usb_power_config_mx7ulp(struct usbphy_regs __iomem *usbphy)
165{
166 if (!is_mx7ulp())
167 return;
168
169 writel(ANADIG_USB2_CHRG_DETECT_EN_B |
170 ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B,
171 &usbphy->usb1_chrg_detect);
172
173 scg_enable_usb_pll(true);
174}
175#else
176static void __maybe_unused
177usb_power_config_mx7ulp(void *usbphy) { }
178#endif
179
Giulio Benetti13ded2c2021-05-20 16:10:15 +0200180#if defined(CONFIG_MX6) || defined(CONFIG_MX7ULP) || defined(CONFIG_IMXRT)
Marek Vasut41e81392021-03-31 23:00:23 +0200181static const unsigned phy_bases[] = {
182 USB_PHY0_BASE_ADDR,
183#if defined(USB_PHY1_BASE_ADDR)
184 USB_PHY1_BASE_ADDR,
185#endif
186};
187
188#if !defined(CONFIG_PHY)
189static void usb_internal_phy_clock_gate(void __iomem *phy_reg, int on)
190{
191 phy_reg += on ? USBPHY_CTRL_CLR : USBPHY_CTRL_SET;
192 writel(USBPHY_CTRL_CLKGATE, phy_reg);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000193}
194
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700195/* Return 0 : host node, <>0 : device mode */
Marek Vasut6b6df642021-03-31 22:10:35 +0200196static int usb_phy_enable(struct usb_ehci *ehci, void __iomem *phy_reg)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000197{
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700198 void __iomem *phy_ctrl;
199 void __iomem *usb_cmd;
Adrian Alonsoc52eb1c2015-08-06 15:46:03 -0500200 int ret;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000201
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700202 phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL);
203 usb_cmd = (void __iomem *)&ehci->usbcmd;
204
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000205 /* Stop then Reset */
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500206 clrbits_le32(usb_cmd, UCMD_RUN_STOP);
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100207 ret = wait_for_bit_le32(usb_cmd, UCMD_RUN_STOP, false, 10000, false);
Adrian Alonsoc52eb1c2015-08-06 15:46:03 -0500208 if (ret)
209 return ret;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000210
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500211 setbits_le32(usb_cmd, UCMD_RESET);
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100212 ret = wait_for_bit_le32(usb_cmd, UCMD_RESET, false, 10000, false);
Adrian Alonsoc52eb1c2015-08-06 15:46:03 -0500213 if (ret)
214 return ret;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000215
216 /* Reset USBPHY module */
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500217 setbits_le32(phy_ctrl, USBPHY_CTRL_SFTRST);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000218 udelay(10);
219
220 /* Remove CLKGATE and SFTRST */
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500221 clrbits_le32(phy_ctrl, USBPHY_CTRL_CLKGATE | USBPHY_CTRL_SFTRST);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000222 udelay(10);
223
224 /* Power up the PHY */
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500225 writel(0, phy_reg + USBPHY_PWD);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000226 /* enable FS/LS device */
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500227 setbits_le32(phy_ctrl, USBPHY_CTRL_ENUTMILEVEL2 |
228 USBPHY_CTRL_ENUTMILEVEL3);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000229
Peng Fan220402e2014-11-10 08:50:39 +0800230 return 0;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000231}
Marek Vasut41e81392021-03-31 23:00:23 +0200232#endif
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000233
Adrian Alonsof31599f2015-08-06 15:43:17 -0500234int usb_phy_mode(int port)
235{
236 void __iomem *phy_reg;
237 void __iomem *phy_ctrl;
238 u32 val;
239
240 phy_reg = (void __iomem *)phy_bases[port];
241 phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL);
242
243 val = readl(phy_ctrl);
244
245 if (val & USBPHY_CTRL_OTG_ID)
246 return USB_INIT_DEVICE;
247 else
248 return USB_INIT_HOST;
249}
250
Adrian Alonsof31599f2015-08-06 15:43:17 -0500251#elif defined(CONFIG_MX7)
Adrian Alonsof31599f2015-08-06 15:43:17 -0500252int usb_phy_mode(int port)
253{
254 struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
255 (0x10000 * port) + USBNC_OFFSET);
256 void __iomem *status = (void __iomem *)(&usbnc->phy_status);
257 u32 val;
258
259 val = readl(status);
260
261 if (val & USBNC_PHYSTATUS_ID_DIG)
262 return USB_INIT_DEVICE;
263 else
264 return USB_INIT_HOST;
265}
266#endif
267
Marek Vasut09603b92021-04-22 21:06:40 +0200268#if !defined(CONFIG_PHY)
269/* Should be done in the MXS PHY driver */
Marek Vasut1fa42432021-03-31 23:24:41 +0200270static void usb_oc_config(struct usbnc_regs *usbnc, int index)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000271{
Marek Vasut793e5752021-03-31 22:19:00 +0200272 void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl[index]);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000273
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500274 setbits_le32(ctrl, UCTRL_OVER_CUR_POL);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000275
Adrian Alonsoaee79b42015-08-06 15:43:15 -0500276 setbits_le32(ctrl, UCTRL_OVER_CUR_DIS);
Ye Li9da57ea2019-10-24 10:29:32 -0300277
278 /* Set power polarity to high active */
279#ifdef CONFIG_MXC_USB_OTG_HACTIVE
280 setbits_le32(ctrl, UCTRL_PWR_POL);
281#else
282 clrbits_le32(ctrl, UCTRL_PWR_POL);
283#endif
Peng Fan220402e2014-11-10 08:50:39 +0800284}
Marek Vasut09603b92021-04-22 21:06:40 +0200285#endif
Peng Fan220402e2014-11-10 08:50:39 +0800286
Marek Vasut09dc0702021-03-31 21:40:24 +0200287#if !CONFIG_IS_ENABLED(DM_USB)
Adrian Alonso14dfbbb2015-08-06 15:43:16 -0500288/**
Stefan Agner3dfd3a02016-05-05 16:59:12 -0700289 * board_usb_phy_mode - override usb phy mode
Adrian Alonso14dfbbb2015-08-06 15:43:16 -0500290 * @port: usb host/otg port
291 *
292 * Target board specific, override usb_phy_mode.
293 * When usb-otg is used as usb host port, iomux pad usb_otg_id can be
294 * left disconnected in this case usb_phy_mode will not be able to identify
295 * the phy mode that usb port is used.
296 * Machine file overrides board_usb_phy_mode.
297 *
298 * Return: USB_INIT_DEVICE or USB_INIT_HOST
299 */
Peng Fan220402e2014-11-10 08:50:39 +0800300int __weak board_usb_phy_mode(int port)
301{
302 return usb_phy_mode(port);
303}
304
Adrian Alonso14dfbbb2015-08-06 15:43:16 -0500305/**
306 * board_ehci_hcd_init - set usb vbus voltage
307 * @port: usb otg port
308 *
309 * Target board specific, setup iomux pad to setup supply vbus voltage
310 * for usb otg port. Machine board file overrides board_ehci_hcd_init
311 *
312 * Return: 0 Success
313 */
Benoît Thébaudeau98023c12012-11-13 09:58:35 +0000314int __weak board_ehci_hcd_init(int port)
315{
316 return 0;
317}
318
Adrian Alonso14dfbbb2015-08-06 15:43:16 -0500319/**
320 * board_ehci_power - enables/disables usb vbus voltage
321 * @port: usb otg port
322 * @on: on/off vbus voltage
323 *
324 * Enables/disables supply vbus voltage for usb otg port.
325 * Machine board file overrides board_ehci_power
326 *
327 * Return: 0 Success
328 */
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700329int __weak board_ehci_power(int port, int on)
330{
Peng Fan5c363c12016-06-17 14:19:27 +0800331 return 0;
332}
333
Troy Kisky7d6bbb92013-10-10 15:27:57 -0700334int ehci_hcd_init(int index, enum usb_init_type init,
335 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000336{
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700337 enum usb_init_type type;
Giulio Benetti13ded2c2021-05-20 16:10:15 +0200338#if defined(CONFIG_MX6) || defined(CONFIG_IMXRT)
Adrian Alonsof31599f2015-08-06 15:43:17 -0500339 u32 controller_spacing = 0x200;
Marek Vasut41e81392021-03-31 23:00:23 +0200340 struct anatop_regs __iomem *anatop =
341 (struct anatop_regs __iomem *)ANATOP_BASE_ADDR;
Marek Vasut1fa42432021-03-31 23:24:41 +0200342 struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
343 USB_OTHERREGS_OFFSET);
Marek Vasut41e81392021-03-31 23:00:23 +0200344#elif defined(CONFIG_MX7)
345 u32 controller_spacing = 0x10000;
346 struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
347 (0x10000 * index) + USBNC_OFFSET);
348#elif defined(CONFIG_MX7ULP)
Adrian Alonsof31599f2015-08-06 15:43:17 -0500349 u32 controller_spacing = 0x10000;
Marek Vasut41e81392021-03-31 23:00:23 +0200350 struct usbphy_regs __iomem *usbphy =
351 (struct usbphy_regs __iomem *)USB_PHY0_BASE_ADDR;
Marek Vasut1fa42432021-03-31 23:24:41 +0200352 struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
353 (0x10000 * index) + USBNC_OFFSET);
Adrian Alonsof31599f2015-08-06 15:43:17 -0500354#endif
Ye.Lif93453a2014-09-15 17:23:14 +0800355 struct usb_ehci *ehci = (struct usb_ehci *)(USB_BASE_ADDR +
Adrian Alonsof31599f2015-08-06 15:43:17 -0500356 (controller_spacing * index));
Stefan Agner3dfd3a02016-05-05 16:59:12 -0700357 int ret;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000358
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700359 if (index > 3)
360 return -EINVAL;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000361
Simon Glass34d37a62023-02-05 15:40:11 -0700362 if (IS_ENABLED(CONFIG_IMX_MODULE_FUSE)) {
Peng Fanf8b27192020-05-01 22:08:36 +0800363 if (usb_fused((ulong)ehci)) {
364 printf("SoC fuse indicates USB@0x%lx is unavailable.\n",
365 (ulong)ehci);
366 return -ENODEV;
367 }
368 }
369
Marek Vasutf22fde72021-03-31 12:28:03 +0200370 enable_usboh3_clk(1);
371 mdelay(1);
372
Marek Vasut09dc0702021-03-31 21:40:24 +0200373 /* Do board specific initialization */
374 ret = board_ehci_hcd_init(index);
375 if (ret) {
376 enable_usboh3_clk(0);
Stefan Agner3dfd3a02016-05-05 16:59:12 -0700377 return ret;
Marek Vasut09dc0702021-03-31 21:40:24 +0200378 }
379
Giulio Benetti13ded2c2021-05-20 16:10:15 +0200380#if defined(CONFIG_MX6) || defined(CONFIG_IMXRT)
Marek Vasut41e81392021-03-31 23:00:23 +0200381 usb_power_config_mx6(anatop, index);
382#elif defined (CONFIG_MX7)
383 usb_power_config_mx7(usbnc);
384#elif defined (CONFIG_MX7ULP)
385 usb_power_config_mx7ulp(usbphy);
386#endif
387
Marek Vasut1fa42432021-03-31 23:24:41 +0200388 usb_oc_config(usbnc, index);
Marek Vasut09dc0702021-03-31 21:40:24 +0200389
Giulio Benetti13ded2c2021-05-20 16:10:15 +0200390#if defined(CONFIG_MX6) || defined(CONFIG_MX7ULP) || defined(CONFIG_IMXRT)
Marek Vasut6b6df642021-03-31 22:10:35 +0200391 if (index < ARRAY_SIZE(phy_bases)) {
392 usb_internal_phy_clock_gate((void __iomem *)phy_bases[index], 1);
393 usb_phy_enable(ehci, (void __iomem *)phy_bases[index]);
394 }
Marek Vasut09dc0702021-03-31 21:40:24 +0200395#endif
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000396
Peng Fan220402e2014-11-10 08:50:39 +0800397 type = board_usb_phy_mode(index);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000398
Peng Fan5c363c12016-06-17 14:19:27 +0800399 if (hccr && hcor) {
Marek Vasuta60258f2021-04-06 20:37:16 +0200400 *hccr = (struct ehci_hccr *)((uintptr_t)&ehci->caplength);
401 *hcor = (struct ehci_hcor *)((uintptr_t)*hccr +
Peng Fan5c363c12016-06-17 14:19:27 +0800402 HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
403 }
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000404
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700405 if ((type == init) || (type == USB_INIT_DEVICE))
406 board_ehci_power(index, (type == USB_INIT_DEVICE) ? 0 : 1);
407 if (type != init)
408 return -ENODEV;
409 if (type == USB_INIT_DEVICE)
410 return 0;
Adrian Alonsof31599f2015-08-06 15:43:17 -0500411
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700412 setbits_le32(&ehci->usbmode, CM_HOST);
Tom Rinib9796e82022-12-04 10:04:56 -0500413 writel(CFG_MXC_USB_PORTSC, &ehci->portsc);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000414 setbits_le32(&ehci->portsc, USB_EN);
415
416 mdelay(10);
417
418 return 0;
419}
420
Lucas Stach3494a4c2012-09-26 00:14:35 +0200421int ehci_hcd_stop(int index)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000422{
Peng Fan5c363c12016-06-17 14:19:27 +0800423 return 0;
424}
425#else
426struct ehci_mx6_priv_data {
427 struct ehci_ctrl ctrl;
428 struct usb_ehci *ehci;
Peng Fan13351332016-12-22 17:06:43 +0800429 struct udevice *vbus_supply;
Marek Vasutf22fde72021-03-31 12:28:03 +0200430 struct clk clk;
Marek Vasut4e216512021-04-02 13:07:49 +0200431 struct phy phy;
Peng Fan5c363c12016-06-17 14:19:27 +0800432 enum usb_init_type init_type;
Matthias Schiffer6eff2422021-09-20 15:37:25 +0200433 enum usb_phy_interface phy_type;
Marek Vasut09603b92021-04-22 21:06:40 +0200434#if !defined(CONFIG_PHY)
Peng Fan5c363c12016-06-17 14:19:27 +0800435 int portnr;
Marek Vasutebaf3ae2021-03-31 23:06:07 +0200436 void __iomem *phy_addr;
437 void __iomem *misc_addr;
438 void __iomem *anatop_addr;
Marek Vasut09603b92021-04-22 21:06:40 +0200439#endif
Peng Fan5c363c12016-06-17 14:19:27 +0800440};
441
Matthias Schiffer6eff2422021-09-20 15:37:25 +0200442static u32 mx6_portsc(enum usb_phy_interface phy_type)
443{
444 switch (phy_type) {
445 case USBPHY_INTERFACE_MODE_UTMI:
446 return PORT_PTS_UTMI;
447 case USBPHY_INTERFACE_MODE_UTMIW:
448 return PORT_PTS_UTMI | PORT_PTS_PTW;
449 case USBPHY_INTERFACE_MODE_ULPI:
450 return PORT_PTS_ULPI;
451 case USBPHY_INTERFACE_MODE_SERIAL:
452 return PORT_PTS_SERIAL;
453 case USBPHY_INTERFACE_MODE_HSIC:
454 return PORT_PTS_HSIC;
455 default:
Tom Rinib9796e82022-12-04 10:04:56 -0500456 return CFG_MXC_USB_PORTSC;
Matthias Schiffer6eff2422021-09-20 15:37:25 +0200457 }
458}
459
Peng Fan5c363c12016-06-17 14:19:27 +0800460static int mx6_init_after_reset(struct ehci_ctrl *dev)
461{
462 struct ehci_mx6_priv_data *priv = dev->priv;
463 enum usb_init_type type = priv->init_type;
464 struct usb_ehci *ehci = priv->ehci;
Peng Fan5c363c12016-06-17 14:19:27 +0800465
Marek Vasut41e81392021-03-31 23:00:23 +0200466#if !defined(CONFIG_PHY)
467 usb_power_config_mx6(priv->anatop_addr, priv->portnr);
468 usb_power_config_mx7(priv->misc_addr);
469 usb_power_config_mx7ulp(priv->phy_addr);
Marek Vasut41e81392021-03-31 23:00:23 +0200470
Marek Vasut1fa42432021-03-31 23:24:41 +0200471 usb_oc_config(priv->misc_addr, priv->portnr);
Marek Vasut09dc0702021-03-31 21:40:24 +0200472
Marek Vasut09603b92021-04-22 21:06:40 +0200473#if defined(CONFIG_MX6) || defined(CONFIG_MX7ULP)
Marek Vasut6b6df642021-03-31 22:10:35 +0200474 usb_internal_phy_clock_gate(priv->phy_addr, 1);
475 usb_phy_enable(ehci, priv->phy_addr);
Marek Vasut09dc0702021-03-31 21:40:24 +0200476#endif
Marek Vasut09603b92021-04-22 21:06:40 +0200477#endif
Peng Fan5c363c12016-06-17 14:19:27 +0800478
Abel Vesa888a9462019-02-01 16:40:08 +0000479#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan13351332016-12-22 17:06:43 +0800480 if (priv->vbus_supply) {
Marek Vasut09dc0702021-03-31 21:40:24 +0200481 int ret;
Peng Fan13351332016-12-22 17:06:43 +0800482 ret = regulator_set_enable(priv->vbus_supply,
483 (type == USB_INIT_DEVICE) ?
484 false : true);
Marek Vasut27370452020-05-21 23:32:23 +0200485 if (ret && ret != -ENOSYS) {
Marek Vasuta86d51a2020-05-21 23:34:06 +0200486 printf("Error enabling VBUS supply (ret=%i)\n", ret);
Peng Fan13351332016-12-22 17:06:43 +0800487 return ret;
488 }
489 }
Abel Vesa888a9462019-02-01 16:40:08 +0000490#endif
Peng Fan5c363c12016-06-17 14:19:27 +0800491
492 if (type == USB_INIT_DEVICE)
493 return 0;
494
495 setbits_le32(&ehci->usbmode, CM_HOST);
Matthias Schiffer6eff2422021-09-20 15:37:25 +0200496 writel(mx6_portsc(priv->phy_type), &ehci->portsc);
Peng Fan5c363c12016-06-17 14:19:27 +0800497 setbits_le32(&ehci->portsc, USB_EN);
498
499 mdelay(10);
500
501 return 0;
502}
503
504static const struct ehci_ops mx6_ehci_ops = {
505 .init_after_reset = mx6_init_after_reset
506};
507
Peng Fan9e3eab32016-12-22 17:06:42 +0800508static int ehci_usb_phy_mode(struct udevice *dev)
509{
Simon Glassb75b15b2020-12-03 16:55:23 -0700510 struct usb_plat *plat = dev_get_plat(dev);
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900511 void *__iomem addr = dev_read_addr_ptr(dev);
Peng Fan9e3eab32016-12-22 17:06:42 +0800512 void *__iomem phy_ctrl, *__iomem phy_status;
513 const void *blob = gd->fdt_blob;
Simon Glassdd79d6e2017-01-17 16:52:55 -0700514 int offset = dev_of_offset(dev), phy_off;
Peng Fan9e3eab32016-12-22 17:06:42 +0800515 u32 val;
516
517 /*
518 * About fsl,usbphy, Refer to
519 * Documentation/devicetree/bindings/usb/ci-hdrc-usb2.txt.
520 */
Giulio Benetti13ded2c2021-05-20 16:10:15 +0200521 if (is_mx6() || is_mx7ulp() || is_imxrt()) {
Peng Fan9e3eab32016-12-22 17:06:42 +0800522 phy_off = fdtdec_lookup_phandle(blob,
523 offset,
524 "fsl,usbphy");
525 if (phy_off < 0)
526 return -EINVAL;
527
528 addr = (void __iomem *)fdtdec_get_addr(blob, phy_off,
529 "reg");
530 if ((fdt_addr_t)addr == FDT_ADDR_T_NONE)
531 return -EINVAL;
532
533 phy_ctrl = (void __iomem *)(addr + USBPHY_CTRL);
534 val = readl(phy_ctrl);
535
536 if (val & USBPHY_CTRL_OTG_ID)
537 plat->init_type = USB_INIT_DEVICE;
538 else
539 plat->init_type = USB_INIT_HOST;
Mathieu Othacehe887eef82024-02-19 18:05:31 +0100540 } else if (is_mx7() || is_imx8mm() || is_imx8mn() || is_imx93()) {
Peng Fan9e3eab32016-12-22 17:06:42 +0800541 phy_status = (void __iomem *)(addr +
542 USBNC_PHY_STATUS_OFFSET);
543 val = readl(phy_status);
544
545 if (val & USBNC_PHYSTATUS_ID_DIG)
546 plat->init_type = USB_INIT_DEVICE;
547 else
548 plat->init_type = USB_INIT_HOST;
549 } else {
550 return -EINVAL;
551 }
552
553 return 0;
554}
555
Simon Glassaad29ae2020-12-03 16:55:21 -0700556static int ehci_usb_of_to_plat(struct udevice *dev)
Peng Fan9e3eab32016-12-22 17:06:42 +0800557{
Simon Glassb75b15b2020-12-03 16:55:23 -0700558 struct usb_plat *plat = dev_get_plat(dev);
Adam Ford15287f02019-04-03 08:41:56 -0500559 enum usb_dr_mode dr_mode;
Peng Fan9e3eab32016-12-22 17:06:42 +0800560
Simon Glassa7ece582020-12-19 10:40:14 -0700561 dr_mode = usb_get_dr_mode(dev_ofnode(dev));
Peng Fan9e3eab32016-12-22 17:06:42 +0800562
Adam Ford15287f02019-04-03 08:41:56 -0500563 switch (dr_mode) {
564 case USB_DR_MODE_HOST:
565 plat->init_type = USB_INIT_HOST;
566 break;
567 case USB_DR_MODE_PERIPHERAL:
568 plat->init_type = USB_INIT_DEVICE;
569 break;
Adam Ford33da95a2022-02-03 15:20:11 -0600570 default:
571 plat->init_type = USB_INIT_UNKNOWN;
Adam Ford15287f02019-04-03 08:41:56 -0500572 };
Peng Fan9e3eab32016-12-22 17:06:42 +0800573
Adam Ford15287f02019-04-03 08:41:56 -0500574 return 0;
Peng Fan9e3eab32016-12-22 17:06:42 +0800575}
576
Marek Vasutebaf3ae2021-03-31 23:06:07 +0200577static int mx6_parse_dt_addrs(struct udevice *dev)
578{
Marek Vasut09603b92021-04-22 21:06:40 +0200579#if !defined(CONFIG_PHY)
Marek Vasutebaf3ae2021-03-31 23:06:07 +0200580 struct ehci_mx6_priv_data *priv = dev_get_priv(dev);
581 int phy_off, misc_off;
582 const void *blob = gd->fdt_blob;
583 int offset = dev_of_offset(dev);
584 void *__iomem addr;
585
586 phy_off = fdtdec_lookup_phandle(blob, offset, "fsl,usbphy");
587 if (phy_off < 0) {
588 phy_off = fdtdec_lookup_phandle(blob, offset, "phys");
589 if (phy_off < 0)
590 return -EINVAL;
591 }
592
593 misc_off = fdtdec_lookup_phandle(blob, offset, "fsl,usbmisc");
594 if (misc_off < 0)
595 return -EINVAL;
596
597 addr = (void __iomem *)fdtdec_get_addr(blob, phy_off, "reg");
598 if ((fdt_addr_t)addr == FDT_ADDR_T_NONE)
Fabio Estevamf88939c2021-06-20 12:00:52 -0300599 addr = NULL;
Marek Vasutebaf3ae2021-03-31 23:06:07 +0200600
601 priv->phy_addr = addr;
602
603 addr = (void __iomem *)fdtdec_get_addr(blob, misc_off, "reg");
604 if ((fdt_addr_t)addr == FDT_ADDR_T_NONE)
605 return -EINVAL;
606
607 priv->misc_addr = addr;
608
Marek Vasut09603b92021-04-22 21:06:40 +0200609#if defined(CONFIG_MX6)
Fabio Estevam759126c2021-06-20 12:00:51 -0300610 int anatop_off, ret, devnump;
611
612 ret = fdtdec_get_alias_seq(blob, dev->uclass->uc_drv->name,
613 phy_off, &devnump);
614 if (ret < 0)
615 return ret;
616 priv->portnr = devnump;
Marek Vasutebaf3ae2021-03-31 23:06:07 +0200617
618 /* Resolve ANATOP offset through USB PHY node */
619 anatop_off = fdtdec_lookup_phandle(blob, phy_off, "fsl,anatop");
620 if (anatop_off < 0)
621 return -EINVAL;
622
623 addr = (void __iomem *)fdtdec_get_addr(blob, anatop_off, "reg");
624 if ((fdt_addr_t)addr == FDT_ADDR_T_NONE)
625 return -EINVAL;
626
627 priv->anatop_addr = addr;
628#endif
Marek Vasut09603b92021-04-22 21:06:40 +0200629#endif
Marek Vasutebaf3ae2021-03-31 23:06:07 +0200630 return 0;
631}
632
Peng Fan5c363c12016-06-17 14:19:27 +0800633static int ehci_usb_probe(struct udevice *dev)
634{
Simon Glassb75b15b2020-12-03 16:55:23 -0700635 struct usb_plat *plat = dev_get_plat(dev);
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900636 struct usb_ehci *ehci = dev_read_addr_ptr(dev);
Peng Fan5c363c12016-06-17 14:19:27 +0800637 struct ehci_mx6_priv_data *priv = dev_get_priv(dev);
Peng Fan13351332016-12-22 17:06:43 +0800638 enum usb_init_type type = plat->init_type;
Peng Fan5c363c12016-06-17 14:19:27 +0800639 struct ehci_hccr *hccr;
640 struct ehci_hcor *hcor;
641 int ret;
642
Simon Glass34d37a62023-02-05 15:40:11 -0700643 if (IS_ENABLED(CONFIG_IMX_MODULE_FUSE)) {
Peng Fanf8b27192020-05-01 22:08:36 +0800644 if (usb_fused((ulong)ehci)) {
645 printf("SoC fuse indicates USB@0x%lx is unavailable.\n",
646 (ulong)ehci);
647 return -ENODEV;
648 }
649 }
650
Marek Vasutebaf3ae2021-03-31 23:06:07 +0200651 ret = mx6_parse_dt_addrs(dev);
652 if (ret)
653 return ret;
654
Peng Fan5c363c12016-06-17 14:19:27 +0800655 priv->ehci = ehci;
Peng Fan13351332016-12-22 17:06:43 +0800656 priv->init_type = type;
Matthias Schiffer6eff2422021-09-20 15:37:25 +0200657 priv->phy_type = usb_get_phy_mode(dev_ofnode(dev));
Peng Fan13351332016-12-22 17:06:43 +0800658
Marek Vasutf22fde72021-03-31 12:28:03 +0200659#if CONFIG_IS_ENABLED(CLK)
660 ret = clk_get_by_index(dev, 0, &priv->clk);
661 if (ret < 0)
662 return ret;
663
664 ret = clk_enable(&priv->clk);
665 if (ret)
666 return ret;
667#else
668 /* Compatibility with DM_USB and !CLK */
669 enable_usboh3_clk(1);
670 mdelay(1);
671#endif
672
Adam Ford33da95a2022-02-03 15:20:11 -0600673 /*
674 * If the device tree didn't specify host or device,
675 * the default is USB_INIT_UNKNOWN, so we need to check
676 * the register. For imx8mm and imx8mn, the clocks need to be
677 * running first, so we defer the check until they are.
678 */
679 if (priv->init_type == USB_INIT_UNKNOWN) {
680 ret = ehci_usb_phy_mode(dev);
681 if (ret)
682 goto err_clk;
683 else
684 priv->init_type = plat->init_type;
685 }
686
Abel Vesa888a9462019-02-01 16:40:08 +0000687#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan13351332016-12-22 17:06:43 +0800688 ret = device_get_supply_regulator(dev, "vbus-supply",
689 &priv->vbus_supply);
690 if (ret)
691 debug("%s: No vbus supply\n", dev->name);
Abel Vesa888a9462019-02-01 16:40:08 +0000692#endif
Marek Vasut09dc0702021-03-31 21:40:24 +0200693
Marek Vasut41e81392021-03-31 23:00:23 +0200694#if !defined(CONFIG_PHY)
695 usb_power_config_mx6(priv->anatop_addr, priv->portnr);
696 usb_power_config_mx7(priv->misc_addr);
697 usb_power_config_mx7ulp(priv->phy_addr);
Marek Vasut41e81392021-03-31 23:00:23 +0200698
Marek Vasut1fa42432021-03-31 23:24:41 +0200699 usb_oc_config(priv->misc_addr, priv->portnr);
Marek Vasut09dc0702021-03-31 21:40:24 +0200700
Giulio Benetti13ded2c2021-05-20 16:10:15 +0200701#if defined(CONFIG_MX6) || defined(CONFIG_MX7ULP) || defined(CONFIG_IMXRT)
Marek Vasut6b6df642021-03-31 22:10:35 +0200702 usb_internal_phy_clock_gate(priv->phy_addr, 1);
703 usb_phy_enable(ehci, priv->phy_addr);
Marek Vasut09dc0702021-03-31 21:40:24 +0200704#endif
Tim Harvey0e6e5422023-04-28 11:50:30 -0700705#else
706 ret = generic_setup_phy(dev, &priv->phy, 0);
707 if (ret)
708 goto err_regulator;
Marek Vasut09603b92021-04-22 21:06:40 +0200709#endif
Peng Fan5c363c12016-06-17 14:19:27 +0800710
Peng Fan5c363c12016-06-17 14:19:27 +0800711 if (priv->init_type == USB_INIT_HOST) {
712 setbits_le32(&ehci->usbmode, CM_HOST);
Matthias Schiffer6eff2422021-09-20 15:37:25 +0200713 writel(mx6_portsc(priv->phy_type), &ehci->portsc);
Peng Fan5c363c12016-06-17 14:19:27 +0800714 setbits_le32(&ehci->portsc, USB_EN);
715 }
716
717 mdelay(10);
718
Marek Vasuta60258f2021-04-06 20:37:16 +0200719 hccr = (struct ehci_hccr *)((uintptr_t)&ehci->caplength);
720 hcor = (struct ehci_hcor *)((uintptr_t)hccr +
Peng Fan5c363c12016-06-17 14:19:27 +0800721 HC_LENGTH(ehci_readl(&(hccr)->cr_capbase)));
722
Marek Vasutf36841e2021-03-31 12:19:27 +0200723 ret = ehci_register(dev, hccr, hcor, &mx6_ehci_ops, 0, priv->init_type);
724 if (ret)
Marek Vasut4e216512021-04-02 13:07:49 +0200725 goto err_phy;
Marek Vasutf36841e2021-03-31 12:19:27 +0200726
727 return ret;
728
Marek Vasut4e216512021-04-02 13:07:49 +0200729err_phy:
730#if defined(CONFIG_PHY)
Patrice Chotard343ff752022-09-06 08:15:28 +0200731 generic_shutdown_phy(&priv->phy);
Marek Vasutf36841e2021-03-31 12:19:27 +0200732err_regulator:
Marek Vasut4e216512021-04-02 13:07:49 +0200733#endif
Adam Ford33da95a2022-02-03 15:20:11 -0600734err_clk:
Marek Vasutf22fde72021-03-31 12:28:03 +0200735#if CONFIG_IS_ENABLED(CLK)
736 clk_disable(&priv->clk);
737#else
738 /* Compatibility with DM_USB and !CLK */
739 enable_usboh3_clk(0);
740#endif
Marek Vasutf36841e2021-03-31 12:19:27 +0200741 return ret;
742}
743
744int ehci_usb_remove(struct udevice *dev)
745{
746 struct ehci_mx6_priv_data *priv __maybe_unused = dev_get_priv(dev);
747
748 ehci_deregister(dev);
749
Marek Vasut4e216512021-04-02 13:07:49 +0200750#if defined(CONFIG_PHY)
Patrice Chotard343ff752022-09-06 08:15:28 +0200751 generic_shutdown_phy(&priv->phy);
Marek Vasut4e216512021-04-02 13:07:49 +0200752#endif
753
Marek Vasutf36841e2021-03-31 12:19:27 +0200754#if CONFIG_IS_ENABLED(DM_REGULATOR)
755 if (priv->vbus_supply)
756 regulator_set_enable(priv->vbus_supply, false);
757#endif
758
Marek Vasutf22fde72021-03-31 12:28:03 +0200759#if CONFIG_IS_ENABLED(CLK)
760 clk_disable(&priv->clk);
761#endif
762
Marek Vasutf36841e2021-03-31 12:19:27 +0200763 return 0;
Peng Fan5c363c12016-06-17 14:19:27 +0800764}
765
Peng Fan5c363c12016-06-17 14:19:27 +0800766static const struct udevice_id mx6_usb_ids[] = {
767 { .compatible = "fsl,imx27-usb" },
Marek Vasutd650c552021-04-02 13:07:59 +0200768 { .compatible = "fsl,imx7d-usb" },
Giulio Benetti13ded2c2021-05-20 16:10:15 +0200769 { .compatible = "fsl,imxrt-usb" },
Peng Fan5c363c12016-06-17 14:19:27 +0800770 { }
771};
772
773U_BOOT_DRIVER(usb_mx6) = {
774 .name = "ehci_mx6",
775 .id = UCLASS_USB,
776 .of_match = mx6_usb_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700777 .of_to_plat = ehci_usb_of_to_plat,
Peng Fan5c363c12016-06-17 14:19:27 +0800778 .probe = ehci_usb_probe,
Marek Vasutf36841e2021-03-31 12:19:27 +0200779 .remove = ehci_usb_remove,
Peng Fan5c363c12016-06-17 14:19:27 +0800780 .ops = &ehci_usb_ops,
Simon Glassb75b15b2020-12-03 16:55:23 -0700781 .plat_auto = sizeof(struct usb_plat),
Simon Glass8a2b47f2020-12-03 16:55:17 -0700782 .priv_auto = sizeof(struct ehci_mx6_priv_data),
Peng Fan5c363c12016-06-17 14:19:27 +0800783 .flags = DM_FLAG_ALLOC_PRIV_DMA,
784};
785#endif