blob: ff0fc47021efd54b805056abf85f01d52e4e5732 [file] [log] [blame]
Wang Huan8ce6bec2014-09-05 13:52:34 +08001/*
2 * Copyright 2014, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _ASM_ARMV7_LS102XA_CONFIG_
8#define _ASM_ARMV7_LS102XA_CONFIG_
9
Wang Huan8ce6bec2014-09-05 13:52:34 +080010#define OCRAM_BASE_ADDR 0x10000000
Hongbo Zhang912b3812016-07-21 18:09:39 +080011#define OCRAM_SIZE 0x00010000
Xiubo Li563e3ce2014-11-21 17:40:57 +080012#define OCRAM_BASE_S_ADDR 0x10010000
13#define OCRAM_S_SIZE 0x00010000
Wang Huan8ce6bec2014-09-05 13:52:34 +080014
15#define CONFIG_SYS_IMMR 0x01000000
chenhui zhao0c789872014-10-22 18:20:22 +080016#define CONFIG_SYS_DCSRBAR 0x20000000
Wang Huan8ce6bec2014-09-05 13:52:34 +080017
Alison Wangab98bb52014-12-09 17:38:14 +080018#define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00220000)
York Sun48d55ac2016-09-26 08:09:30 -070019#define SYS_FSL_DCSR_RCPM_ADDR (CONFIG_SYS_DCSRBAR + 0x00222000)
Alison Wangab98bb52014-12-09 17:38:14 +080020
York Sun48d55ac2016-09-26 08:09:30 -070021#define SYS_FSL_GIC_ADDR (CONFIG_SYS_IMMR + 0x00400000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080022#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
Xiubo Li54de0652014-11-21 17:40:58 +080023#define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080024#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000)
25#define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000)
26#define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000)
Ruchika Gupta901ae762014-10-15 11:39:06 +053027#define CONFIG_SYS_FSL_SEC_ADDR (CONFIG_SYS_IMMR + 0x700000)
28#define CONFIG_SYS_FSL_JR0_ADDR (CONFIG_SYS_IMMR + 0x710000)
gaurav rana8b5ea652015-02-27 09:46:17 +053029#define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000)
30#define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200)
Wang Huan8ce6bec2014-09-05 13:52:34 +080031#define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000)
32#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000)
33#define CONFIG_SYS_FSL_LS1_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000)
Hongbo Zhang4f6e6102016-07-21 18:09:38 +080034#define CONFIG_SYS_FSL_RCPM_ADDR (CONFIG_SYS_IMMR + 0x00ee2000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080035#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500)
36#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011d0500)
Wang Huan4779d4a2014-09-05 13:52:48 +080037#define CONFIG_SYS_DCU_ADDR (CONFIG_SYS_IMMR + 0x01ce0000)
Rajesh Bhagat386f2e42016-06-07 18:59:34 +053038#define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000)
39#define CONFIG_SYS_EHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x07600000)
Wang Huan8ce6bec2014-09-05 13:52:34 +080040
Alison Wanga825bb32015-01-16 17:21:34 +080041#define CONFIG_SYS_FSL_SEC_OFFSET 0x00700000
Alex Porosanu177fca82016-04-29 15:17:58 +030042#define CONFIG_SYS_FSL_JR0_OFFSET 0x00710000
Wang Huan8ce6bec2014-09-05 13:52:34 +080043#define CONFIG_SYS_TSEC1_OFFSET 0x01d10000
44#define CONFIG_SYS_TSEC2_OFFSET 0x01d50000
45#define CONFIG_SYS_TSEC3_OFFSET 0x01d90000
46#define CONFIG_SYS_MDIO1_OFFSET 0x01d24000
47
48#define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
49#define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
50
51#define SCTR_BASE_ADDR (CONFIG_SYS_IMMR + 0x01b00000)
52
53#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000)
54#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000)
55#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000)
56
57#define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000)
58
59#define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000)
60#define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000)
61
62#define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000)
63
Minghuan Liana4d6b612014-10-31 13:43:44 +080064#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
65#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
66
Minghuan Lian6c9afed2015-01-21 17:29:17 +080067#define CONFIG_SYS_PCIE1_PHYS_BASE 0x4000000000ULL
68#define CONFIG_SYS_PCIE2_PHYS_BASE 0x4800000000ULL
69#define CONFIG_SYS_PCIE1_VIRT_ADDR 0x24000000UL
70#define CONFIG_SYS_PCIE2_VIRT_ADDR 0x34000000UL
71#define CONFIG_SYS_PCIE_MMAP_SIZE (192 * 1024 * 1024) /* 192M */
72/*
73 * TLB will map VIRT_ADDR to (PHYS_BASE + VIRT_ADDR)
74 * So 40bit PCIe PHY addr can directly be converted to a 32bit virtual addr.
75 */
76#define CONFIG_SYS_PCIE1_PHYS_ADDR (CONFIG_SYS_PCIE1_PHYS_BASE + \
77 CONFIG_SYS_PCIE1_VIRT_ADDR)
78#define CONFIG_SYS_PCIE2_PHYS_ADDR (CONFIG_SYS_PCIE2_PHYS_BASE + \
79 CONFIG_SYS_PCIE2_VIRT_ADDR)
80
tang yuantian9f51db22015-10-16 16:06:05 +080081/* SATA */
82#define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000)
tang yuantian9f51db22015-10-16 16:06:05 +080083#define CONFIG_LIBATA
84#define CONFIG_SCSI_AHCI
85#define CONFIG_SCSI_AHCI_PLAT
86#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
87#define CONFIG_SYS_SCSI_MAX_LUN 1
88#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
89 CONFIG_SYS_SCSI_MAX_LUN)
Wang Huan8ce6bec2014-09-05 13:52:34 +080090#ifdef CONFIG_DDR_SPD
Wang Huan8ce6bec2014-09-05 13:52:34 +080091#define CONFIG_VERY_BIG_RAM
Wang Huan8ce6bec2014-09-05 13:52:34 +080092#define CONFIG_SYS_LS1_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
93#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS1_DDR_BLOCK1_SIZE
94#endif
95
96#define CONFIG_SYS_FSL_IFC_BE
97#define CONFIG_SYS_FSL_ESDHC_BE
98#define CONFIG_SYS_FSL_WDOG_BE
99#define CONFIG_SYS_FSL_DSPI_BE
100#define CONFIG_SYS_FSL_QSPI_BE
Wang Huan4779d4a2014-09-05 13:52:48 +0800101#define CONFIG_SYS_FSL_DCU_BE
gaurav rana8b5ea652015-02-27 09:46:17 +0530102#define CONFIG_SYS_FSL_SEC_MON_LE
gaurav rana8b5ea652015-02-27 09:46:17 +0530103#define CONFIG_SYS_FSL_SFP_VER_3_2
104#define CONFIG_SYS_FSL_SFP_BE
105#define CONFIG_SYS_FSL_SRK_LE
Wang Huan4779d4a2014-09-05 13:52:48 +0800106
107#define DCU_LAYER_MAX_NUM 16
Wang Huan8ce6bec2014-09-05 13:52:34 +0800108
York Sunc4f047c2017-03-27 11:41:03 -0700109#ifdef CONFIG_ARCH_LS1021A
Nikhil Badolad3d6e702014-10-17 11:35:46 +0530110#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
Alex Porosanub4848d02016-04-29 15:17:59 +0300111#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Wang Huan8ce6bec2014-09-05 13:52:34 +0800112#else
113#error SoC not defined
114#endif
115
Alison Wang92fc30d2014-12-26 13:14:01 +0800116#define FSL_IFC_COMPAT "fsl,ifc"
Alison Wang88a931f2016-02-29 14:50:20 +0800117#define FSL_QSPI_COMPAT "fsl,ls1021a-qspi"
118#define FSL_DSPI_COMPAT "fsl,ls1021a-v1.0-dspi"
Alison Wang92fc30d2014-12-26 13:14:01 +0800119
Wang Huan8ce6bec2014-09-05 13:52:34 +0800120#endif /* _ASM_ARMV7_LS102XA_CONFIG_ */