Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2017 NXP Semiconductors |
| 4 | * Copyright (C) 2017 Bin Meng <bmeng.cn@gmail.com> |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
Simon Glass | 655306c | 2020-05-10 11:39:58 -0600 | [diff] [blame] | 8 | #include <blk.h> |
Simon Glass | 6333448 | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 9 | #include <cpu_func.h> |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 10 | #include <dm.h> |
| 11 | #include <errno.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 12 | #include <log.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 13 | #include <malloc.h> |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 14 | #include <memalign.h> |
| 15 | #include <pci.h> |
Simon Glass | 495a5dc | 2019-11-14 12:57:30 -0700 | [diff] [blame] | 16 | #include <time.h> |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 17 | #include <dm/device-internal.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 18 | #include <linux/compat.h> |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 19 | #include "nvme.h" |
| 20 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 21 | #define NVME_Q_DEPTH 2 |
| 22 | #define NVME_AQ_DEPTH 2 |
| 23 | #define NVME_SQ_SIZE(depth) (depth * sizeof(struct nvme_command)) |
| 24 | #define NVME_CQ_SIZE(depth) (depth * sizeof(struct nvme_completion)) |
Andre Przywara | 7309c17 | 2021-02-08 13:31:54 +0000 | [diff] [blame] | 25 | #define NVME_CQ_ALLOCATION ALIGN(NVME_CQ_SIZE(NVME_Q_DEPTH), \ |
| 26 | ARCH_DMA_MINALIGN) |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 27 | #define ADMIN_TIMEOUT 60 |
| 28 | #define IO_TIMEOUT 30 |
| 29 | #define MAX_PRP_POOL 512 |
| 30 | |
Bin Meng | 1c42a29 | 2017-08-22 08:15:12 -0700 | [diff] [blame] | 31 | enum nvme_queue_id { |
| 32 | NVME_ADMIN_Q, |
| 33 | NVME_IO_Q, |
| 34 | NVME_Q_NUM, |
| 35 | }; |
| 36 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 37 | /* |
| 38 | * An NVM Express queue. Each device has at least two (one for admin |
| 39 | * commands and one for I/O commands). |
| 40 | */ |
| 41 | struct nvme_queue { |
| 42 | struct nvme_dev *dev; |
| 43 | struct nvme_command *sq_cmds; |
| 44 | struct nvme_completion *cqes; |
| 45 | wait_queue_head_t sq_full; |
| 46 | u32 __iomem *q_db; |
| 47 | u16 q_depth; |
| 48 | s16 cq_vector; |
| 49 | u16 sq_head; |
| 50 | u16 sq_tail; |
| 51 | u16 cq_head; |
| 52 | u16 qid; |
| 53 | u8 cq_phase; |
| 54 | u8 cqe_seen; |
| 55 | unsigned long cmdid_data[]; |
| 56 | }; |
| 57 | |
| 58 | static int nvme_wait_ready(struct nvme_dev *dev, bool enabled) |
| 59 | { |
| 60 | u32 bit = enabled ? NVME_CSTS_RDY : 0; |
Bin Meng | dff7df7c | 2017-08-22 08:15:11 -0700 | [diff] [blame] | 61 | int timeout; |
| 62 | ulong start; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 63 | |
Bin Meng | dff7df7c | 2017-08-22 08:15:11 -0700 | [diff] [blame] | 64 | /* Timeout field in the CAP register is in 500 millisecond units */ |
| 65 | timeout = NVME_CAP_TIMEOUT(dev->cap) * 500; |
| 66 | |
| 67 | start = get_timer(0); |
| 68 | while (get_timer(start) < timeout) { |
| 69 | if ((readl(&dev->bar->csts) & NVME_CSTS_RDY) == bit) |
| 70 | return 0; |
| 71 | } |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 72 | |
Bin Meng | dff7df7c | 2017-08-22 08:15:11 -0700 | [diff] [blame] | 73 | return -ETIME; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 74 | } |
| 75 | |
| 76 | static int nvme_setup_prps(struct nvme_dev *dev, u64 *prp2, |
| 77 | int total_len, u64 dma_addr) |
| 78 | { |
| 79 | u32 page_size = dev->page_size; |
| 80 | int offset = dma_addr & (page_size - 1); |
| 81 | u64 *prp_pool; |
| 82 | int length = total_len; |
| 83 | int i, nprps; |
Wesley Sheng | 85a9561 | 2021-06-22 11:34:21 +0800 | [diff] [blame] | 84 | u32 prps_per_page = page_size >> 3; |
Aaron Williams | 2db5134 | 2019-08-22 20:37:26 -0700 | [diff] [blame] | 85 | u32 num_pages; |
| 86 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 87 | length -= (page_size - offset); |
| 88 | |
| 89 | if (length <= 0) { |
| 90 | *prp2 = 0; |
| 91 | return 0; |
| 92 | } |
| 93 | |
| 94 | if (length) |
| 95 | dma_addr += (page_size - offset); |
| 96 | |
| 97 | if (length <= page_size) { |
| 98 | *prp2 = dma_addr; |
| 99 | return 0; |
| 100 | } |
| 101 | |
| 102 | nprps = DIV_ROUND_UP(length, page_size); |
Tom Rini | 7f4a5dd | 2021-11-18 20:18:22 -0500 | [diff] [blame] | 103 | num_pages = DIV_ROUND_UP(nprps, prps_per_page); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 104 | |
| 105 | if (nprps > dev->prp_entry_num) { |
| 106 | free(dev->prp_pool); |
Aaron Williams | 2db5134 | 2019-08-22 20:37:26 -0700 | [diff] [blame] | 107 | /* |
| 108 | * Always increase in increments of pages. It doesn't waste |
| 109 | * much memory and reduces the number of allocations. |
| 110 | */ |
| 111 | dev->prp_pool = memalign(page_size, num_pages * page_size); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 112 | if (!dev->prp_pool) { |
| 113 | printf("Error: malloc prp_pool fail\n"); |
| 114 | return -ENOMEM; |
| 115 | } |
Aaron Williams | 2db5134 | 2019-08-22 20:37:26 -0700 | [diff] [blame] | 116 | dev->prp_entry_num = prps_per_page * num_pages; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 117 | } |
| 118 | |
| 119 | prp_pool = dev->prp_pool; |
| 120 | i = 0; |
| 121 | while (nprps) { |
Tom Rini | 7f4a5dd | 2021-11-18 20:18:22 -0500 | [diff] [blame] | 122 | if (i == ((page_size >> 3) - 1)) { |
| 123 | *(prp_pool + i) = cpu_to_le64((ulong)prp_pool + |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 124 | page_size); |
Tom Rini | 7f4a5dd | 2021-11-18 20:18:22 -0500 | [diff] [blame] | 125 | i = 0; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 126 | prp_pool += page_size; |
| 127 | } |
| 128 | *(prp_pool + i++) = cpu_to_le64(dma_addr); |
| 129 | dma_addr += page_size; |
| 130 | nprps--; |
| 131 | } |
| 132 | *prp2 = (ulong)dev->prp_pool; |
| 133 | |
Patrick Wildt | 95f4aba | 2019-10-16 23:22:50 +0200 | [diff] [blame] | 134 | flush_dcache_range((ulong)dev->prp_pool, (ulong)dev->prp_pool + |
| 135 | dev->prp_entry_num * sizeof(u64)); |
| 136 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 137 | return 0; |
| 138 | } |
| 139 | |
| 140 | static __le16 nvme_get_cmd_id(void) |
| 141 | { |
| 142 | static unsigned short cmdid; |
| 143 | |
| 144 | return cpu_to_le16((cmdid < USHRT_MAX) ? cmdid++ : 0); |
| 145 | } |
| 146 | |
| 147 | static u16 nvme_read_completion_status(struct nvme_queue *nvmeq, u16 index) |
| 148 | { |
Andre Przywara | 7309c17 | 2021-02-08 13:31:54 +0000 | [diff] [blame] | 149 | /* |
| 150 | * Single CQ entries are always smaller than a cache line, so we |
| 151 | * can't invalidate them individually. However CQ entries are |
| 152 | * read only by the CPU, so it's safe to always invalidate all of them, |
| 153 | * as the cache line should never become dirty. |
| 154 | */ |
| 155 | ulong start = (ulong)&nvmeq->cqes[0]; |
| 156 | ulong stop = start + NVME_CQ_ALLOCATION; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 157 | |
| 158 | invalidate_dcache_range(start, stop); |
| 159 | |
David Lamparter | 9f7e942 | 2021-05-06 20:24:30 +0200 | [diff] [blame] | 160 | return readw(&(nvmeq->cqes[index].status)); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | /** |
| 164 | * nvme_submit_cmd() - copy a command into a queue and ring the doorbell |
| 165 | * |
| 166 | * @nvmeq: The queue to use |
| 167 | * @cmd: The command to send |
| 168 | */ |
| 169 | static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd) |
| 170 | { |
| 171 | u16 tail = nvmeq->sq_tail; |
| 172 | |
| 173 | memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd)); |
| 174 | flush_dcache_range((ulong)&nvmeq->sq_cmds[tail], |
| 175 | (ulong)&nvmeq->sq_cmds[tail] + sizeof(*cmd)); |
| 176 | |
| 177 | if (++tail == nvmeq->q_depth) |
| 178 | tail = 0; |
| 179 | writel(tail, nvmeq->q_db); |
| 180 | nvmeq->sq_tail = tail; |
| 181 | } |
| 182 | |
| 183 | static int nvme_submit_sync_cmd(struct nvme_queue *nvmeq, |
| 184 | struct nvme_command *cmd, |
| 185 | u32 *result, unsigned timeout) |
| 186 | { |
| 187 | u16 head = nvmeq->cq_head; |
| 188 | u16 phase = nvmeq->cq_phase; |
| 189 | u16 status; |
| 190 | ulong start_time; |
| 191 | ulong timeout_us = timeout * 100000; |
| 192 | |
| 193 | cmd->common.command_id = nvme_get_cmd_id(); |
| 194 | nvme_submit_cmd(nvmeq, cmd); |
| 195 | |
| 196 | start_time = timer_get_us(); |
| 197 | |
| 198 | for (;;) { |
| 199 | status = nvme_read_completion_status(nvmeq, head); |
| 200 | if ((status & 0x01) == phase) |
| 201 | break; |
| 202 | if (timeout_us > 0 && (timer_get_us() - start_time) |
| 203 | >= timeout_us) |
| 204 | return -ETIMEDOUT; |
| 205 | } |
| 206 | |
| 207 | status >>= 1; |
| 208 | if (status) { |
| 209 | printf("ERROR: status = %x, phase = %d, head = %d\n", |
| 210 | status, phase, head); |
| 211 | status = 0; |
| 212 | if (++head == nvmeq->q_depth) { |
| 213 | head = 0; |
| 214 | phase = !phase; |
| 215 | } |
| 216 | writel(head, nvmeq->q_db + nvmeq->dev->db_stride); |
| 217 | nvmeq->cq_head = head; |
| 218 | nvmeq->cq_phase = phase; |
| 219 | |
| 220 | return -EIO; |
| 221 | } |
| 222 | |
| 223 | if (result) |
David Lamparter | 9f7e942 | 2021-05-06 20:24:30 +0200 | [diff] [blame] | 224 | *result = readl(&(nvmeq->cqes[head].result)); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 225 | |
| 226 | if (++head == nvmeq->q_depth) { |
| 227 | head = 0; |
| 228 | phase = !phase; |
| 229 | } |
| 230 | writel(head, nvmeq->q_db + nvmeq->dev->db_stride); |
| 231 | nvmeq->cq_head = head; |
| 232 | nvmeq->cq_phase = phase; |
| 233 | |
| 234 | return status; |
| 235 | } |
| 236 | |
| 237 | static int nvme_submit_admin_cmd(struct nvme_dev *dev, struct nvme_command *cmd, |
| 238 | u32 *result) |
| 239 | { |
Bin Meng | 1c42a29 | 2017-08-22 08:15:12 -0700 | [diff] [blame] | 240 | return nvme_submit_sync_cmd(dev->queues[NVME_ADMIN_Q], cmd, |
| 241 | result, ADMIN_TIMEOUT); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 242 | } |
| 243 | |
| 244 | static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, |
| 245 | int qid, int depth) |
| 246 | { |
| 247 | struct nvme_queue *nvmeq = malloc(sizeof(*nvmeq)); |
| 248 | if (!nvmeq) |
| 249 | return NULL; |
| 250 | memset(nvmeq, 0, sizeof(*nvmeq)); |
| 251 | |
Andre Przywara | 7309c17 | 2021-02-08 13:31:54 +0000 | [diff] [blame] | 252 | nvmeq->cqes = (void *)memalign(4096, NVME_CQ_ALLOCATION); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 253 | if (!nvmeq->cqes) |
| 254 | goto free_nvmeq; |
| 255 | memset((void *)nvmeq->cqes, 0, NVME_CQ_SIZE(depth)); |
| 256 | |
| 257 | nvmeq->sq_cmds = (void *)memalign(4096, NVME_SQ_SIZE(depth)); |
| 258 | if (!nvmeq->sq_cmds) |
| 259 | goto free_queue; |
| 260 | memset((void *)nvmeq->sq_cmds, 0, NVME_SQ_SIZE(depth)); |
| 261 | |
| 262 | nvmeq->dev = dev; |
| 263 | |
| 264 | nvmeq->cq_head = 0; |
| 265 | nvmeq->cq_phase = 1; |
| 266 | nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; |
| 267 | nvmeq->q_depth = depth; |
| 268 | nvmeq->qid = qid; |
| 269 | dev->queue_count++; |
| 270 | dev->queues[qid] = nvmeq; |
| 271 | |
| 272 | return nvmeq; |
| 273 | |
| 274 | free_queue: |
| 275 | free((void *)nvmeq->cqes); |
| 276 | free_nvmeq: |
| 277 | free(nvmeq); |
| 278 | |
| 279 | return NULL; |
| 280 | } |
| 281 | |
| 282 | static int nvme_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id) |
| 283 | { |
| 284 | struct nvme_command c; |
| 285 | |
| 286 | memset(&c, 0, sizeof(c)); |
| 287 | c.delete_queue.opcode = opcode; |
| 288 | c.delete_queue.qid = cpu_to_le16(id); |
| 289 | |
| 290 | return nvme_submit_admin_cmd(dev, &c, NULL); |
| 291 | } |
| 292 | |
| 293 | static int nvme_delete_sq(struct nvme_dev *dev, u16 sqid) |
| 294 | { |
| 295 | return nvme_delete_queue(dev, nvme_admin_delete_sq, sqid); |
| 296 | } |
| 297 | |
| 298 | static int nvme_delete_cq(struct nvme_dev *dev, u16 cqid) |
| 299 | { |
| 300 | return nvme_delete_queue(dev, nvme_admin_delete_cq, cqid); |
| 301 | } |
| 302 | |
| 303 | static int nvme_enable_ctrl(struct nvme_dev *dev) |
| 304 | { |
| 305 | dev->ctrl_config &= ~NVME_CC_SHN_MASK; |
| 306 | dev->ctrl_config |= NVME_CC_ENABLE; |
David Lamparter | 9f7e942 | 2021-05-06 20:24:30 +0200 | [diff] [blame] | 307 | writel(dev->ctrl_config, &dev->bar->cc); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 308 | |
| 309 | return nvme_wait_ready(dev, true); |
| 310 | } |
| 311 | |
| 312 | static int nvme_disable_ctrl(struct nvme_dev *dev) |
| 313 | { |
| 314 | dev->ctrl_config &= ~NVME_CC_SHN_MASK; |
| 315 | dev->ctrl_config &= ~NVME_CC_ENABLE; |
David Lamparter | 9f7e942 | 2021-05-06 20:24:30 +0200 | [diff] [blame] | 316 | writel(dev->ctrl_config, &dev->bar->cc); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 317 | |
| 318 | return nvme_wait_ready(dev, false); |
| 319 | } |
| 320 | |
| 321 | static void nvme_free_queue(struct nvme_queue *nvmeq) |
| 322 | { |
| 323 | free((void *)nvmeq->cqes); |
| 324 | free(nvmeq->sq_cmds); |
| 325 | free(nvmeq); |
| 326 | } |
| 327 | |
| 328 | static void nvme_free_queues(struct nvme_dev *dev, int lowest) |
| 329 | { |
| 330 | int i; |
| 331 | |
| 332 | for (i = dev->queue_count - 1; i >= lowest; i--) { |
| 333 | struct nvme_queue *nvmeq = dev->queues[i]; |
| 334 | dev->queue_count--; |
| 335 | dev->queues[i] = NULL; |
| 336 | nvme_free_queue(nvmeq); |
| 337 | } |
| 338 | } |
| 339 | |
| 340 | static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid) |
| 341 | { |
| 342 | struct nvme_dev *dev = nvmeq->dev; |
| 343 | |
| 344 | nvmeq->sq_tail = 0; |
| 345 | nvmeq->cq_head = 0; |
| 346 | nvmeq->cq_phase = 1; |
| 347 | nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; |
| 348 | memset((void *)nvmeq->cqes, 0, NVME_CQ_SIZE(nvmeq->q_depth)); |
| 349 | flush_dcache_range((ulong)nvmeq->cqes, |
Andre Przywara | 7309c17 | 2021-02-08 13:31:54 +0000 | [diff] [blame] | 350 | (ulong)nvmeq->cqes + NVME_CQ_ALLOCATION); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 351 | dev->online_queues++; |
| 352 | } |
| 353 | |
| 354 | static int nvme_configure_admin_queue(struct nvme_dev *dev) |
| 355 | { |
| 356 | int result; |
| 357 | u32 aqa; |
Bin Meng | f03e5fc | 2017-08-22 08:15:10 -0700 | [diff] [blame] | 358 | u64 cap = dev->cap; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 359 | struct nvme_queue *nvmeq; |
| 360 | /* most architectures use 4KB as the page size */ |
| 361 | unsigned page_shift = 12; |
| 362 | unsigned dev_page_min = NVME_CAP_MPSMIN(cap) + 12; |
| 363 | unsigned dev_page_max = NVME_CAP_MPSMAX(cap) + 12; |
| 364 | |
| 365 | if (page_shift < dev_page_min) { |
| 366 | debug("Device minimum page size (%u) too large for host (%u)\n", |
| 367 | 1 << dev_page_min, 1 << page_shift); |
| 368 | return -ENODEV; |
| 369 | } |
| 370 | |
| 371 | if (page_shift > dev_page_max) { |
| 372 | debug("Device maximum page size (%u) smaller than host (%u)\n", |
| 373 | 1 << dev_page_max, 1 << page_shift); |
| 374 | page_shift = dev_page_max; |
| 375 | } |
| 376 | |
| 377 | result = nvme_disable_ctrl(dev); |
| 378 | if (result < 0) |
| 379 | return result; |
| 380 | |
Bin Meng | 1c42a29 | 2017-08-22 08:15:12 -0700 | [diff] [blame] | 381 | nvmeq = dev->queues[NVME_ADMIN_Q]; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 382 | if (!nvmeq) { |
| 383 | nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH); |
| 384 | if (!nvmeq) |
| 385 | return -ENOMEM; |
| 386 | } |
| 387 | |
| 388 | aqa = nvmeq->q_depth - 1; |
| 389 | aqa |= aqa << 16; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 390 | |
| 391 | dev->page_size = 1 << page_shift; |
| 392 | |
| 393 | dev->ctrl_config = NVME_CC_CSS_NVM; |
| 394 | dev->ctrl_config |= (page_shift - 12) << NVME_CC_MPS_SHIFT; |
| 395 | dev->ctrl_config |= NVME_CC_ARB_RR | NVME_CC_SHN_NONE; |
| 396 | dev->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES; |
| 397 | |
| 398 | writel(aqa, &dev->bar->aqa); |
| 399 | nvme_writeq((ulong)nvmeq->sq_cmds, &dev->bar->asq); |
| 400 | nvme_writeq((ulong)nvmeq->cqes, &dev->bar->acq); |
| 401 | |
| 402 | result = nvme_enable_ctrl(dev); |
| 403 | if (result) |
| 404 | goto free_nvmeq; |
| 405 | |
| 406 | nvmeq->cq_vector = 0; |
| 407 | |
Bin Meng | 1c42a29 | 2017-08-22 08:15:12 -0700 | [diff] [blame] | 408 | nvme_init_queue(dev->queues[NVME_ADMIN_Q], 0); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 409 | |
| 410 | return result; |
| 411 | |
| 412 | free_nvmeq: |
| 413 | nvme_free_queues(dev, 0); |
| 414 | |
| 415 | return result; |
| 416 | } |
| 417 | |
| 418 | static int nvme_alloc_cq(struct nvme_dev *dev, u16 qid, |
| 419 | struct nvme_queue *nvmeq) |
| 420 | { |
| 421 | struct nvme_command c; |
| 422 | int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED; |
| 423 | |
| 424 | memset(&c, 0, sizeof(c)); |
| 425 | c.create_cq.opcode = nvme_admin_create_cq; |
| 426 | c.create_cq.prp1 = cpu_to_le64((ulong)nvmeq->cqes); |
| 427 | c.create_cq.cqid = cpu_to_le16(qid); |
| 428 | c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1); |
| 429 | c.create_cq.cq_flags = cpu_to_le16(flags); |
| 430 | c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector); |
| 431 | |
| 432 | return nvme_submit_admin_cmd(dev, &c, NULL); |
| 433 | } |
| 434 | |
| 435 | static int nvme_alloc_sq(struct nvme_dev *dev, u16 qid, |
| 436 | struct nvme_queue *nvmeq) |
| 437 | { |
| 438 | struct nvme_command c; |
| 439 | int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM; |
| 440 | |
| 441 | memset(&c, 0, sizeof(c)); |
| 442 | c.create_sq.opcode = nvme_admin_create_sq; |
| 443 | c.create_sq.prp1 = cpu_to_le64((ulong)nvmeq->sq_cmds); |
| 444 | c.create_sq.sqid = cpu_to_le16(qid); |
| 445 | c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1); |
| 446 | c.create_sq.sq_flags = cpu_to_le16(flags); |
| 447 | c.create_sq.cqid = cpu_to_le16(qid); |
| 448 | |
| 449 | return nvme_submit_admin_cmd(dev, &c, NULL); |
| 450 | } |
| 451 | |
| 452 | int nvme_identify(struct nvme_dev *dev, unsigned nsid, |
| 453 | unsigned cns, dma_addr_t dma_addr) |
| 454 | { |
| 455 | struct nvme_command c; |
| 456 | u32 page_size = dev->page_size; |
| 457 | int offset = dma_addr & (page_size - 1); |
| 458 | int length = sizeof(struct nvme_id_ctrl); |
Bin Meng | 578b195 | 2017-08-22 08:15:14 -0700 | [diff] [blame] | 459 | int ret; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 460 | |
| 461 | memset(&c, 0, sizeof(c)); |
| 462 | c.identify.opcode = nvme_admin_identify; |
| 463 | c.identify.nsid = cpu_to_le32(nsid); |
| 464 | c.identify.prp1 = cpu_to_le64(dma_addr); |
| 465 | |
| 466 | length -= (page_size - offset); |
| 467 | if (length <= 0) { |
| 468 | c.identify.prp2 = 0; |
| 469 | } else { |
| 470 | dma_addr += (page_size - offset); |
Bin Meng | b3ea27d | 2017-08-22 08:15:09 -0700 | [diff] [blame] | 471 | c.identify.prp2 = cpu_to_le64(dma_addr); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 472 | } |
| 473 | |
| 474 | c.identify.cns = cpu_to_le32(cns); |
| 475 | |
Jagan Teki | 82bc1a6 | 2020-06-10 21:18:23 +0200 | [diff] [blame] | 476 | invalidate_dcache_range(dma_addr, |
| 477 | dma_addr + sizeof(struct nvme_id_ctrl)); |
| 478 | |
Bin Meng | 578b195 | 2017-08-22 08:15:14 -0700 | [diff] [blame] | 479 | ret = nvme_submit_admin_cmd(dev, &c, NULL); |
| 480 | if (!ret) |
| 481 | invalidate_dcache_range(dma_addr, |
| 482 | dma_addr + sizeof(struct nvme_id_ctrl)); |
| 483 | |
| 484 | return ret; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | int nvme_get_features(struct nvme_dev *dev, unsigned fid, unsigned nsid, |
| 488 | dma_addr_t dma_addr, u32 *result) |
| 489 | { |
| 490 | struct nvme_command c; |
Andre Przywara | 0608336 | 2021-03-02 15:43:43 +0000 | [diff] [blame] | 491 | int ret; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 492 | |
| 493 | memset(&c, 0, sizeof(c)); |
| 494 | c.features.opcode = nvme_admin_get_features; |
| 495 | c.features.nsid = cpu_to_le32(nsid); |
| 496 | c.features.prp1 = cpu_to_le64(dma_addr); |
| 497 | c.features.fid = cpu_to_le32(fid); |
| 498 | |
Andre Przywara | 0608336 | 2021-03-02 15:43:43 +0000 | [diff] [blame] | 499 | ret = nvme_submit_admin_cmd(dev, &c, result); |
| 500 | |
Bin Meng | 578b195 | 2017-08-22 08:15:14 -0700 | [diff] [blame] | 501 | /* |
Andre Przywara | 0608336 | 2021-03-02 15:43:43 +0000 | [diff] [blame] | 502 | * TODO: Add some cache invalidation when a DMA buffer is involved |
| 503 | * in the request, here and before the command gets submitted. The |
| 504 | * buffer size varies by feature, also some features use a different |
| 505 | * field in the command packet to hold the buffer address. |
| 506 | * Section 5.21.1 (Set Features command) in the NVMe specification |
| 507 | * details the buffer requirements for each feature. |
| 508 | * |
| 509 | * At the moment there is no user of this function. |
Bin Meng | 578b195 | 2017-08-22 08:15:14 -0700 | [diff] [blame] | 510 | */ |
| 511 | |
Andre Przywara | 0608336 | 2021-03-02 15:43:43 +0000 | [diff] [blame] | 512 | return ret; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 513 | } |
| 514 | |
| 515 | int nvme_set_features(struct nvme_dev *dev, unsigned fid, unsigned dword11, |
| 516 | dma_addr_t dma_addr, u32 *result) |
| 517 | { |
| 518 | struct nvme_command c; |
| 519 | |
| 520 | memset(&c, 0, sizeof(c)); |
| 521 | c.features.opcode = nvme_admin_set_features; |
| 522 | c.features.prp1 = cpu_to_le64(dma_addr); |
| 523 | c.features.fid = cpu_to_le32(fid); |
| 524 | c.features.dword11 = cpu_to_le32(dword11); |
| 525 | |
Bin Meng | 578b195 | 2017-08-22 08:15:14 -0700 | [diff] [blame] | 526 | /* |
Andre Przywara | 0608336 | 2021-03-02 15:43:43 +0000 | [diff] [blame] | 527 | * TODO: Add a cache clean (aka flush) operation when a DMA buffer is |
| 528 | * involved in the request. The buffer size varies by feature, also |
| 529 | * some features use a different field in the command packet to hold |
| 530 | * the buffer address. Section 5.21.1 (Set Features command) in the |
| 531 | * NVMe specification details the buffer requirements for each |
| 532 | * feature. |
| 533 | * At the moment the only user of this function is not using |
| 534 | * any DMA buffer at all. |
Bin Meng | 578b195 | 2017-08-22 08:15:14 -0700 | [diff] [blame] | 535 | */ |
| 536 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 537 | return nvme_submit_admin_cmd(dev, &c, result); |
| 538 | } |
| 539 | |
| 540 | static int nvme_create_queue(struct nvme_queue *nvmeq, int qid) |
| 541 | { |
| 542 | struct nvme_dev *dev = nvmeq->dev; |
| 543 | int result; |
| 544 | |
| 545 | nvmeq->cq_vector = qid - 1; |
| 546 | result = nvme_alloc_cq(dev, qid, nvmeq); |
| 547 | if (result < 0) |
| 548 | goto release_cq; |
| 549 | |
| 550 | result = nvme_alloc_sq(dev, qid, nvmeq); |
| 551 | if (result < 0) |
| 552 | goto release_sq; |
| 553 | |
| 554 | nvme_init_queue(nvmeq, qid); |
| 555 | |
| 556 | return result; |
| 557 | |
| 558 | release_sq: |
| 559 | nvme_delete_sq(dev, qid); |
| 560 | release_cq: |
| 561 | nvme_delete_cq(dev, qid); |
| 562 | |
| 563 | return result; |
| 564 | } |
| 565 | |
| 566 | static int nvme_set_queue_count(struct nvme_dev *dev, int count) |
| 567 | { |
| 568 | int status; |
| 569 | u32 result; |
| 570 | u32 q_count = (count - 1) | ((count - 1) << 16); |
| 571 | |
| 572 | status = nvme_set_features(dev, NVME_FEAT_NUM_QUEUES, |
| 573 | q_count, 0, &result); |
| 574 | |
| 575 | if (status < 0) |
| 576 | return status; |
| 577 | if (status > 1) |
| 578 | return 0; |
| 579 | |
| 580 | return min(result & 0xffff, result >> 16) + 1; |
| 581 | } |
| 582 | |
| 583 | static void nvme_create_io_queues(struct nvme_dev *dev) |
| 584 | { |
| 585 | unsigned int i; |
| 586 | |
| 587 | for (i = dev->queue_count; i <= dev->max_qid; i++) |
| 588 | if (!nvme_alloc_queue(dev, i, dev->q_depth)) |
| 589 | break; |
| 590 | |
| 591 | for (i = dev->online_queues; i <= dev->queue_count - 1; i++) |
| 592 | if (nvme_create_queue(dev->queues[i], i)) |
| 593 | break; |
| 594 | } |
| 595 | |
| 596 | static int nvme_setup_io_queues(struct nvme_dev *dev) |
| 597 | { |
| 598 | int nr_io_queues; |
| 599 | int result; |
| 600 | |
| 601 | nr_io_queues = 1; |
| 602 | result = nvme_set_queue_count(dev, nr_io_queues); |
| 603 | if (result <= 0) |
| 604 | return result; |
| 605 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 606 | dev->max_qid = nr_io_queues; |
| 607 | |
| 608 | /* Free previously allocated queues */ |
| 609 | nvme_free_queues(dev, nr_io_queues + 1); |
| 610 | nvme_create_io_queues(dev); |
| 611 | |
| 612 | return 0; |
| 613 | } |
| 614 | |
| 615 | static int nvme_get_info_from_identify(struct nvme_dev *dev) |
| 616 | { |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 617 | struct nvme_id_ctrl *ctrl; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 618 | int ret; |
Bin Meng | f03e5fc | 2017-08-22 08:15:10 -0700 | [diff] [blame] | 619 | int shift = NVME_CAP_MPSMIN(dev->cap) + 12; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 620 | |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 621 | ctrl = memalign(dev->page_size, sizeof(struct nvme_id_ctrl)); |
| 622 | if (!ctrl) |
| 623 | return -ENOMEM; |
| 624 | |
Bin Meng | 225589d | 2019-05-15 08:37:56 -0700 | [diff] [blame] | 625 | ret = nvme_identify(dev, 0, 1, (dma_addr_t)(long)ctrl); |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 626 | if (ret) { |
| 627 | free(ctrl); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 628 | return -EIO; |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 629 | } |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 630 | |
| 631 | dev->nn = le32_to_cpu(ctrl->nn); |
| 632 | dev->vwc = ctrl->vwc; |
| 633 | memcpy(dev->serial, ctrl->sn, sizeof(ctrl->sn)); |
| 634 | memcpy(dev->model, ctrl->mn, sizeof(ctrl->mn)); |
| 635 | memcpy(dev->firmware_rev, ctrl->fr, sizeof(ctrl->fr)); |
| 636 | if (ctrl->mdts) |
| 637 | dev->max_transfer_shift = (ctrl->mdts + shift); |
Bin Meng | ab1c160 | 2017-08-03 02:31:02 -0700 | [diff] [blame] | 638 | else { |
| 639 | /* |
| 640 | * Maximum Data Transfer Size (MDTS) field indicates the maximum |
| 641 | * data transfer size between the host and the controller. The |
| 642 | * host should not submit a command that exceeds this transfer |
| 643 | * size. The value is in units of the minimum memory page size |
| 644 | * and is reported as a power of two (2^n). |
| 645 | * |
| 646 | * The spec also says: a value of 0h indicates no restrictions |
| 647 | * on transfer size. But in nvme_blk_read/write() below we have |
| 648 | * the following algorithm for maximum number of logic blocks |
| 649 | * per transfer: |
| 650 | * |
| 651 | * u16 lbas = 1 << (dev->max_transfer_shift - ns->lba_shift); |
| 652 | * |
| 653 | * In order for lbas not to overflow, the maximum number is 15 |
| 654 | * which means dev->max_transfer_shift = 15 + 9 (ns->lba_shift). |
| 655 | * Let's use 20 which provides 1MB size. |
| 656 | */ |
| 657 | dev->max_transfer_shift = 20; |
| 658 | } |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 659 | |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 660 | free(ctrl); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 661 | return 0; |
| 662 | } |
| 663 | |
Patrick Wildt | ccdff86 | 2019-10-03 13:48:47 +0200 | [diff] [blame] | 664 | int nvme_get_namespace_id(struct udevice *udev, u32 *ns_id, u8 *eui64) |
| 665 | { |
| 666 | struct nvme_ns *ns = dev_get_priv(udev); |
| 667 | |
| 668 | if (ns_id) |
| 669 | *ns_id = ns->ns_id; |
| 670 | if (eui64) |
| 671 | memcpy(eui64, ns->eui64, sizeof(ns->eui64)); |
| 672 | |
| 673 | return 0; |
| 674 | } |
| 675 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 676 | int nvme_scan_namespace(void) |
| 677 | { |
| 678 | struct uclass *uc; |
| 679 | struct udevice *dev; |
| 680 | int ret; |
| 681 | |
| 682 | ret = uclass_get(UCLASS_NVME, &uc); |
| 683 | if (ret) |
| 684 | return ret; |
| 685 | |
| 686 | uclass_foreach_dev(dev, uc) { |
| 687 | ret = device_probe(dev); |
| 688 | if (ret) |
| 689 | return ret; |
| 690 | } |
| 691 | |
| 692 | return 0; |
| 693 | } |
| 694 | |
| 695 | static int nvme_blk_probe(struct udevice *udev) |
| 696 | { |
| 697 | struct nvme_dev *ndev = dev_get_priv(udev->parent); |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 698 | struct blk_desc *desc = dev_get_uclass_plat(udev); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 699 | struct nvme_ns *ns = dev_get_priv(udev); |
| 700 | u8 flbas; |
Simon Glass | b75b15b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 701 | struct pci_child_plat *pplat; |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 702 | struct nvme_id_ns *id; |
| 703 | |
| 704 | id = memalign(ndev->page_size, sizeof(struct nvme_id_ns)); |
| 705 | if (!id) |
| 706 | return -ENOMEM; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 707 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 708 | ns->dev = ndev; |
Bin Meng | 34818738 | 2017-08-22 08:15:16 -0700 | [diff] [blame] | 709 | /* extract the namespace id from the block device name */ |
Bin Meng | abc6d08 | 2021-06-22 21:16:19 +0800 | [diff] [blame] | 710 | ns->ns_id = trailing_strtol(udev->name); |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 711 | if (nvme_identify(ndev, ns->ns_id, 0, (dma_addr_t)(long)id)) { |
| 712 | free(id); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 713 | return -EIO; |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 714 | } |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 715 | |
Patrick Wildt | ccdff86 | 2019-10-03 13:48:47 +0200 | [diff] [blame] | 716 | memcpy(&ns->eui64, &id->eui64, sizeof(id->eui64)); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 717 | flbas = id->flbas & NVME_NS_FLBAS_LBA_MASK; |
| 718 | ns->flbas = flbas; |
| 719 | ns->lba_shift = id->lbaf[flbas].ds; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 720 | list_add(&ns->list, &ndev->namespaces); |
| 721 | |
Bin Meng | 36144bb | 2021-06-22 21:16:20 +0800 | [diff] [blame] | 722 | desc->lba = le64_to_cpu(id->nsze); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 723 | desc->log2blksz = ns->lba_shift; |
| 724 | desc->blksz = 1 << ns->lba_shift; |
| 725 | desc->bdev = udev; |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 726 | pplat = dev_get_parent_plat(udev->parent); |
Bin Meng | a7cbfff | 2017-08-22 08:15:07 -0700 | [diff] [blame] | 727 | sprintf(desc->vendor, "0x%.4x", pplat->vendor); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 728 | memcpy(desc->product, ndev->serial, sizeof(ndev->serial)); |
| 729 | memcpy(desc->revision, ndev->firmware_rev, sizeof(ndev->firmware_rev)); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 730 | |
Patrick Wildt | 968854f | 2019-10-16 08:42:04 +0200 | [diff] [blame] | 731 | free(id); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 732 | return 0; |
| 733 | } |
| 734 | |
Bin Meng | 29e558d | 2017-08-22 08:15:13 -0700 | [diff] [blame] | 735 | static ulong nvme_blk_rw(struct udevice *udev, lbaint_t blknr, |
| 736 | lbaint_t blkcnt, void *buffer, bool read) |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 737 | { |
| 738 | struct nvme_ns *ns = dev_get_priv(udev); |
| 739 | struct nvme_dev *dev = ns->dev; |
| 740 | struct nvme_command c; |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 741 | struct blk_desc *desc = dev_get_uclass_plat(udev); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 742 | int status; |
| 743 | u64 prp2; |
| 744 | u64 total_len = blkcnt << desc->log2blksz; |
| 745 | u64 temp_len = total_len; |
Stefan Agner | 2c85230 | 2021-10-04 11:24:51 +0200 | [diff] [blame] | 746 | uintptr_t temp_buffer = (uintptr_t)buffer; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 747 | |
| 748 | u64 slba = blknr; |
| 749 | u16 lbas = 1 << (dev->max_transfer_shift - ns->lba_shift); |
| 750 | u64 total_lbas = blkcnt; |
| 751 | |
Patrick Wildt | 95f4aba | 2019-10-16 23:22:50 +0200 | [diff] [blame] | 752 | flush_dcache_range((unsigned long)buffer, |
| 753 | (unsigned long)buffer + total_len); |
Bin Meng | 578b195 | 2017-08-22 08:15:14 -0700 | [diff] [blame] | 754 | |
Bin Meng | 29e558d | 2017-08-22 08:15:13 -0700 | [diff] [blame] | 755 | c.rw.opcode = read ? nvme_cmd_read : nvme_cmd_write; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 756 | c.rw.flags = 0; |
| 757 | c.rw.nsid = cpu_to_le32(ns->ns_id); |
| 758 | c.rw.control = 0; |
| 759 | c.rw.dsmgmt = 0; |
| 760 | c.rw.reftag = 0; |
| 761 | c.rw.apptag = 0; |
| 762 | c.rw.appmask = 0; |
| 763 | c.rw.metadata = 0; |
| 764 | |
| 765 | while (total_lbas) { |
| 766 | if (total_lbas < lbas) { |
| 767 | lbas = (u16)total_lbas; |
| 768 | total_lbas = 0; |
| 769 | } else { |
| 770 | total_lbas -= lbas; |
| 771 | } |
| 772 | |
Bin Meng | 29e558d | 2017-08-22 08:15:13 -0700 | [diff] [blame] | 773 | if (nvme_setup_prps(dev, &prp2, |
Stefan Agner | 2c85230 | 2021-10-04 11:24:51 +0200 | [diff] [blame] | 774 | lbas << ns->lba_shift, temp_buffer)) |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 775 | return -EIO; |
| 776 | c.rw.slba = cpu_to_le64(slba); |
| 777 | slba += lbas; |
| 778 | c.rw.length = cpu_to_le16(lbas - 1); |
Stefan Agner | 2c85230 | 2021-10-04 11:24:51 +0200 | [diff] [blame] | 779 | c.rw.prp1 = cpu_to_le64(temp_buffer); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 780 | c.rw.prp2 = cpu_to_le64(prp2); |
Bin Meng | 1c42a29 | 2017-08-22 08:15:12 -0700 | [diff] [blame] | 781 | status = nvme_submit_sync_cmd(dev->queues[NVME_IO_Q], |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 782 | &c, NULL, IO_TIMEOUT); |
| 783 | if (status) |
| 784 | break; |
Bin Meng | 8ac9f6c | 2017-09-02 08:15:36 -0700 | [diff] [blame] | 785 | temp_len -= (u32)lbas << ns->lba_shift; |
Stefan Agner | 2c85230 | 2021-10-04 11:24:51 +0200 | [diff] [blame] | 786 | temp_buffer += lbas << ns->lba_shift; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 787 | } |
| 788 | |
Bin Meng | 578b195 | 2017-08-22 08:15:14 -0700 | [diff] [blame] | 789 | if (read) |
| 790 | invalidate_dcache_range((unsigned long)buffer, |
| 791 | (unsigned long)buffer + total_len); |
| 792 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 793 | return (total_len - temp_len) >> desc->log2blksz; |
| 794 | } |
| 795 | |
Bin Meng | 29e558d | 2017-08-22 08:15:13 -0700 | [diff] [blame] | 796 | static ulong nvme_blk_read(struct udevice *udev, lbaint_t blknr, |
| 797 | lbaint_t blkcnt, void *buffer) |
| 798 | { |
| 799 | return nvme_blk_rw(udev, blknr, blkcnt, buffer, true); |
| 800 | } |
| 801 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 802 | static ulong nvme_blk_write(struct udevice *udev, lbaint_t blknr, |
| 803 | lbaint_t blkcnt, const void *buffer) |
| 804 | { |
Bin Meng | 29e558d | 2017-08-22 08:15:13 -0700 | [diff] [blame] | 805 | return nvme_blk_rw(udev, blknr, blkcnt, (void *)buffer, false); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 806 | } |
| 807 | |
| 808 | static const struct blk_ops nvme_blk_ops = { |
| 809 | .read = nvme_blk_read, |
| 810 | .write = nvme_blk_write, |
| 811 | }; |
| 812 | |
| 813 | U_BOOT_DRIVER(nvme_blk) = { |
| 814 | .name = "nvme-blk", |
| 815 | .id = UCLASS_BLK, |
| 816 | .probe = nvme_blk_probe, |
| 817 | .ops = &nvme_blk_ops, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 818 | .priv_auto = sizeof(struct nvme_ns), |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 819 | }; |
| 820 | |
| 821 | static int nvme_bind(struct udevice *udev) |
| 822 | { |
Bin Meng | 34818738 | 2017-08-22 08:15:16 -0700 | [diff] [blame] | 823 | static int ndev_num; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 824 | char name[20]; |
Bin Meng | 34818738 | 2017-08-22 08:15:16 -0700 | [diff] [blame] | 825 | |
| 826 | sprintf(name, "nvme#%d", ndev_num++); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 827 | |
| 828 | return device_set_name(udev, name); |
| 829 | } |
| 830 | |
| 831 | static int nvme_probe(struct udevice *udev) |
| 832 | { |
| 833 | int ret; |
| 834 | struct nvme_dev *ndev = dev_get_priv(udev); |
Bin Meng | 818db24 | 2021-06-22 21:16:18 +0800 | [diff] [blame] | 835 | struct nvme_id_ns *id; |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 836 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 837 | ndev->instance = trailing_strtol(udev->name); |
| 838 | |
| 839 | INIT_LIST_HEAD(&ndev->namespaces); |
| 840 | ndev->bar = dm_pci_map_bar(udev, PCI_BASE_ADDRESS_0, |
| 841 | PCI_REGION_MEM); |
| 842 | if (readl(&ndev->bar->csts) == -1) { |
| 843 | ret = -ENODEV; |
| 844 | printf("Error: %s: Out of memory!\n", udev->name); |
| 845 | goto free_nvme; |
| 846 | } |
| 847 | |
Bin Meng | 1c42a29 | 2017-08-22 08:15:12 -0700 | [diff] [blame] | 848 | ndev->queues = malloc(NVME_Q_NUM * sizeof(struct nvme_queue *)); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 849 | if (!ndev->queues) { |
| 850 | ret = -ENOMEM; |
| 851 | printf("Error: %s: Out of memory!\n", udev->name); |
| 852 | goto free_nvme; |
| 853 | } |
Bin Meng | 318dda2 | 2017-09-02 08:15:35 -0700 | [diff] [blame] | 854 | memset(ndev->queues, 0, NVME_Q_NUM * sizeof(struct nvme_queue *)); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 855 | |
Bin Meng | f03e5fc | 2017-08-22 08:15:10 -0700 | [diff] [blame] | 856 | ndev->cap = nvme_readq(&ndev->bar->cap); |
| 857 | ndev->q_depth = min_t(int, NVME_CAP_MQES(ndev->cap) + 1, NVME_Q_DEPTH); |
| 858 | ndev->db_stride = 1 << NVME_CAP_STRIDE(ndev->cap); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 859 | ndev->dbs = ((void __iomem *)ndev->bar) + 4096; |
| 860 | |
| 861 | ret = nvme_configure_admin_queue(ndev); |
| 862 | if (ret) |
| 863 | goto free_queue; |
| 864 | |
Aaron Williams | 2db5134 | 2019-08-22 20:37:26 -0700 | [diff] [blame] | 865 | /* Allocate after the page size is known */ |
| 866 | ndev->prp_pool = memalign(ndev->page_size, MAX_PRP_POOL); |
| 867 | if (!ndev->prp_pool) { |
| 868 | ret = -ENOMEM; |
| 869 | printf("Error: %s: Out of memory!\n", udev->name); |
| 870 | goto free_nvme; |
| 871 | } |
| 872 | ndev->prp_entry_num = MAX_PRP_POOL >> 3; |
| 873 | |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 874 | ret = nvme_setup_io_queues(ndev); |
| 875 | if (ret) |
| 876 | goto free_queue; |
| 877 | |
| 878 | nvme_get_info_from_identify(ndev); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 879 | |
Bin Meng | a82f325 | 2021-06-22 21:16:17 +0800 | [diff] [blame] | 880 | /* Create a blk device for each namespace */ |
Bin Meng | 818db24 | 2021-06-22 21:16:18 +0800 | [diff] [blame] | 881 | |
| 882 | id = memalign(ndev->page_size, sizeof(struct nvme_id_ns)); |
| 883 | if (!id) { |
| 884 | ret = -ENOMEM; |
| 885 | goto free_queue; |
| 886 | } |
| 887 | |
Bin Meng | abc6d08 | 2021-06-22 21:16:19 +0800 | [diff] [blame] | 888 | for (int i = 1; i <= ndev->nn; i++) { |
Bin Meng | a82f325 | 2021-06-22 21:16:17 +0800 | [diff] [blame] | 889 | struct udevice *ns_udev; |
| 890 | char name[20]; |
| 891 | |
Bin Meng | 818db24 | 2021-06-22 21:16:18 +0800 | [diff] [blame] | 892 | memset(id, 0, sizeof(*id)); |
Bin Meng | abc6d08 | 2021-06-22 21:16:19 +0800 | [diff] [blame] | 893 | if (nvme_identify(ndev, i, 0, (dma_addr_t)(long)id)) { |
Bin Meng | 818db24 | 2021-06-22 21:16:18 +0800 | [diff] [blame] | 894 | ret = -EIO; |
| 895 | goto free_id; |
| 896 | } |
| 897 | |
| 898 | /* skip inactive namespace */ |
| 899 | if (!id->nsze) |
| 900 | continue; |
| 901 | |
Bin Meng | a82f325 | 2021-06-22 21:16:17 +0800 | [diff] [blame] | 902 | /* |
| 903 | * Encode the namespace id to the device name so that |
| 904 | * we can extract it when doing the probe. |
| 905 | */ |
| 906 | sprintf(name, "blk#%d", i); |
| 907 | |
| 908 | /* The real blksz and size will be set by nvme_blk_probe() */ |
| 909 | ret = blk_create_devicef(udev, "nvme-blk", name, IF_TYPE_NVME, |
| 910 | -1, 512, 0, &ns_udev); |
| 911 | if (ret) |
Bin Meng | 818db24 | 2021-06-22 21:16:18 +0800 | [diff] [blame] | 912 | goto free_id; |
Bin Meng | a82f325 | 2021-06-22 21:16:17 +0800 | [diff] [blame] | 913 | } |
| 914 | |
Bin Meng | 818db24 | 2021-06-22 21:16:18 +0800 | [diff] [blame] | 915 | free(id); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 916 | return 0; |
| 917 | |
Bin Meng | 818db24 | 2021-06-22 21:16:18 +0800 | [diff] [blame] | 918 | free_id: |
| 919 | free(id); |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 920 | free_queue: |
| 921 | free((void *)ndev->queues); |
| 922 | free_nvme: |
| 923 | return ret; |
| 924 | } |
| 925 | |
| 926 | U_BOOT_DRIVER(nvme) = { |
| 927 | .name = "nvme", |
| 928 | .id = UCLASS_NVME, |
| 929 | .bind = nvme_bind, |
| 930 | .probe = nvme_probe, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 931 | .priv_auto = sizeof(struct nvme_dev), |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 932 | }; |
| 933 | |
| 934 | struct pci_device_id nvme_supported[] = { |
Jon Nettleton | 7435481 | 2017-08-03 02:31:00 -0700 | [diff] [blame] | 935 | { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, ~0) }, |
Zhikang Zhang | 145b88f | 2017-08-03 02:30:57 -0700 | [diff] [blame] | 936 | {} |
| 937 | }; |
| 938 | |
| 939 | U_BOOT_PCI_DEVICE(nvme, nvme_supported); |