blob: c5054d66bdcda029f0485958c87bd5154ccee591 [file] [log] [blame]
Andy Fleminge52ffb82008-10-30 16:47:16 -05001/*
Jerry Huanged413672011-01-06 23:42:19 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Andy Fleminge52ffb82008-10-30 16:47:16 -05003 * Andy Fleming
4 *
5 * Based vaguely on the pxa mmc code:
6 * (C) Copyright 2003
7 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040015#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050016#include <mmc.h>
17#include <part.h>
18#include <malloc.h>
19#include <mmc.h>
20#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040021#include <fdt_support.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050022#include <asm/io.h>
23
Andy Fleminge52ffb82008-10-30 16:47:16 -050024DECLARE_GLOBAL_DATA_PTR;
25
Ye.Li3d46c312014-11-04 15:35:49 +080026#define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
27 IRQSTATEN_CINT | \
28 IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
29 IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
30 IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
31 IRQSTATEN_DINT)
32
Andy Fleminge52ffb82008-10-30 16:47:16 -050033struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080034 uint dsaddr; /* SDMA system address register */
35 uint blkattr; /* Block attributes register */
36 uint cmdarg; /* Command argument register */
37 uint xfertyp; /* Transfer type register */
38 uint cmdrsp0; /* Command response 0 register */
39 uint cmdrsp1; /* Command response 1 register */
40 uint cmdrsp2; /* Command response 2 register */
41 uint cmdrsp3; /* Command response 3 register */
42 uint datport; /* Buffer data port register */
43 uint prsstat; /* Present state register */
44 uint proctl; /* Protocol control register */
45 uint sysctl; /* System Control Register */
46 uint irqstat; /* Interrupt status register */
47 uint irqstaten; /* Interrupt status enable register */
48 uint irqsigen; /* Interrupt signal enable register */
49 uint autoc12err; /* Auto CMD error status register */
50 uint hostcapblt; /* Host controller capabilities register */
51 uint wml; /* Watermark level register */
52 uint mixctrl; /* For USDHC */
53 char reserved1[4]; /* reserved */
54 uint fevt; /* Force event register */
55 uint admaes; /* ADMA error status register */
56 uint adsaddr; /* ADMA system address register */
Otavio Salvadorfad3e062015-02-17 10:42:43 -020057 char reserved2[100]; /* reserved */
58 uint vendorspec; /* Vendor Specific register */
Peng Fana4f9c6b2015-03-10 15:35:46 +080059 char reserved3[56]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080060 uint hostver; /* Host controller version register */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080061 char reserved4[4]; /* reserved */
Otavio Salvadorfad3e062015-02-17 10:42:43 -020062 uint dmaerraddr; /* DMA error address register */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080063 char reserved5[4]; /* reserved */
Otavio Salvadorfad3e062015-02-17 10:42:43 -020064 uint dmaerrattr; /* DMA error attribute register */
65 char reserved6[4]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080066 uint hostcapblt2; /* Host controller capabilities register 2 */
Otavio Salvadorfad3e062015-02-17 10:42:43 -020067 char reserved7[8]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080068 uint tcr; /* Tuning control register */
Otavio Salvadorfad3e062015-02-17 10:42:43 -020069 char reserved8[28]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080070 uint sddirctl; /* SD direction control register */
Otavio Salvadorfad3e062015-02-17 10:42:43 -020071 char reserved9[712]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080072 uint scr; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050073};
74
75/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +000076static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -050077{
78 uint xfertyp = 0;
79
80 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +053081 xfertyp |= XFERTYP_DPSEL;
82#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
83 xfertyp |= XFERTYP_DMAEN;
84#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -050085 if (data->blocks > 1) {
86 xfertyp |= XFERTYP_MSBSEL;
87 xfertyp |= XFERTYP_BCEN;
Jerry Huanged413672011-01-06 23:42:19 -060088#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
89 xfertyp |= XFERTYP_AC12EN;
90#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -050091 }
92
93 if (data->flags & MMC_DATA_READ)
94 xfertyp |= XFERTYP_DTDSEL;
95 }
96
97 if (cmd->resp_type & MMC_RSP_CRC)
98 xfertyp |= XFERTYP_CCCEN;
99 if (cmd->resp_type & MMC_RSP_OPCODE)
100 xfertyp |= XFERTYP_CICEN;
101 if (cmd->resp_type & MMC_RSP_136)
102 xfertyp |= XFERTYP_RSPTYP_136;
103 else if (cmd->resp_type & MMC_RSP_BUSY)
104 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
105 else if (cmd->resp_type & MMC_RSP_PRESENT)
106 xfertyp |= XFERTYP_RSPTYP_48;
107
Yangbo Lud0e295d2015-03-20 19:28:31 -0700108#if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || \
Shaohui Xie61a93372015-09-11 19:02:13 +0800109 defined(CONFIG_LS102XA) || defined(CONFIG_FSL_LAYERSCAPE) || \
110 defined(CONFIG_PPC_T4160)
Jason Liubef0ff02011-03-22 01:32:31 +0000111 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
112 xfertyp |= XFERTYP_CMDTYP_ABORT;
113#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500114 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
115}
116
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530117#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
118/*
119 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
120 */
Wolfgang Denka40545c2010-05-09 23:52:59 +0200121static void
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530122esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
123{
Ira Snyder66a722e2011-12-23 08:30:40 +0000124 struct fsl_esdhc_cfg *cfg = mmc->priv;
125 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530126 uint blocks;
127 char *buffer;
128 uint databuf;
129 uint size;
130 uint irqstat;
131 uint timeout;
132
133 if (data->flags & MMC_DATA_READ) {
134 blocks = data->blocks;
135 buffer = data->dest;
136 while (blocks) {
137 timeout = PIO_TIMEOUT;
138 size = data->blocksize;
139 irqstat = esdhc_read32(&regs->irqstat);
140 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
141 && --timeout);
142 if (timeout <= 0) {
143 printf("\nData Read Failed in PIO Mode.");
Wolfgang Denka40545c2010-05-09 23:52:59 +0200144 return;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530145 }
146 while (size && (!(irqstat & IRQSTAT_TC))) {
147 udelay(100); /* Wait before last byte transfer complete */
148 irqstat = esdhc_read32(&regs->irqstat);
149 databuf = in_le32(&regs->datport);
150 *((uint *)buffer) = databuf;
151 buffer += 4;
152 size -= 4;
153 }
154 blocks--;
155 }
156 } else {
157 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200158 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530159 while (blocks) {
160 timeout = PIO_TIMEOUT;
161 size = data->blocksize;
162 irqstat = esdhc_read32(&regs->irqstat);
163 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
164 && --timeout);
165 if (timeout <= 0) {
166 printf("\nData Write Failed in PIO Mode.");
Wolfgang Denka40545c2010-05-09 23:52:59 +0200167 return;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530168 }
169 while (size && (!(irqstat & IRQSTAT_TC))) {
170 udelay(100); /* Wait before last byte transfer complete */
171 databuf = *((uint *)buffer);
172 buffer += 4;
173 size -= 4;
174 irqstat = esdhc_read32(&regs->irqstat);
175 out_le32(&regs->datport, databuf);
176 }
177 blocks--;
178 }
179 }
180}
181#endif
182
Andy Fleminge52ffb82008-10-30 16:47:16 -0500183static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
184{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500185 int timeout;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200186 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100187 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Yangbo Luda6121b2015-10-26 19:47:55 +0800188#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lud0e295d2015-03-20 19:28:31 -0700189 dma_addr_t addr;
190#endif
Wolfgang Denka40545c2010-05-09 23:52:59 +0200191 uint wml_value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500192
193 wml_value = data->blocksize/4;
194
195 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530196 if (wml_value > WML_RD_WML_MAX)
197 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500198
Roy Zange5853af2010-02-09 18:23:33 +0800199 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li33a56b12014-02-20 18:00:57 +0800200#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Luda6121b2015-10-26 19:47:55 +0800201#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lud0e295d2015-03-20 19:28:31 -0700202 addr = virt_to_phys((void *)(data->dest));
203 if (upper_32_bits(addr))
204 printf("Error found for upper 32 bits\n");
205 else
206 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
207#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100208 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li33a56b12014-02-20 18:00:57 +0800209#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700210#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500211 } else {
Ye.Li33a56b12014-02-20 18:00:57 +0800212#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelson30e9cad2012-04-25 14:28:48 +0000213 flush_dcache_range((ulong)data->src,
214 (ulong)data->src+data->blocks
215 *data->blocksize);
Ye.Li33a56b12014-02-20 18:00:57 +0800216#endif
Priyanka Jain02449632011-02-09 09:24:10 +0530217 if (wml_value > WML_WR_WML_MAX)
218 wml_value = WML_WR_WML_MAX_VAL;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100219 if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
Andy Fleminge52ffb82008-10-30 16:47:16 -0500220 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
221 return TIMEOUT;
222 }
Roy Zange5853af2010-02-09 18:23:33 +0800223
224 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
225 wml_value << 16);
Ye.Li33a56b12014-02-20 18:00:57 +0800226#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Luda6121b2015-10-26 19:47:55 +0800227#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lud0e295d2015-03-20 19:28:31 -0700228 addr = virt_to_phys((void *)(data->src));
229 if (upper_32_bits(addr))
230 printf("Error found for upper 32 bits\n");
231 else
232 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
233#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100234 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li33a56b12014-02-20 18:00:57 +0800235#endif
Yangbo Lud0e295d2015-03-20 19:28:31 -0700236#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500237 }
238
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100239 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500240
241 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530242 /*
243 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
244 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
245 * So, Number of SD Clock cycles for 0.25sec should be minimum
246 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500247 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530248 * As 1) >= 2)
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500249 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530250 * Taking log2 both the sides
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500251 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530252 * Rounding up to next power of 2
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500253 * => timeout + 13 = log2(mmc->clock/4) + 1
254 * => timeout + 13 = fls(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530255 */
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500256 timeout = fls(mmc->clock/4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500257 timeout -= 13;
258
259 if (timeout > 14)
260 timeout = 14;
261
262 if (timeout < 0)
263 timeout = 0;
264
Kumar Gala9a878d52011-01-29 15:36:10 -0600265#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
266 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
267 timeout++;
268#endif
269
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800270#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
271 timeout = 0xE;
272#endif
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100273 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500274
275 return 0;
276}
277
Eric Nelson30e9cad2012-04-25 14:28:48 +0000278static void check_and_invalidate_dcache_range
279 (struct mmc_cmd *cmd,
280 struct mmc_data *data) {
Yangbo Luda6121b2015-10-26 19:47:55 +0800281#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lud0e295d2015-03-20 19:28:31 -0700282 unsigned start = 0;
283#else
Eric Nelson30e9cad2012-04-25 14:28:48 +0000284 unsigned start = (unsigned)data->dest ;
Yangbo Lud0e295d2015-03-20 19:28:31 -0700285#endif
Eric Nelson30e9cad2012-04-25 14:28:48 +0000286 unsigned size = roundup(ARCH_DMA_MINALIGN,
287 data->blocks*data->blocksize);
288 unsigned end = start+size ;
Yangbo Luda6121b2015-10-26 19:47:55 +0800289#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lud0e295d2015-03-20 19:28:31 -0700290 dma_addr_t addr;
291
292 addr = virt_to_phys((void *)(data->dest));
293 if (upper_32_bits(addr))
294 printf("Error found for upper 32 bits\n");
295 else
296 start = lower_32_bits(addr);
297#endif
Eric Nelson30e9cad2012-04-25 14:28:48 +0000298 invalidate_dcache_range(start, end);
299}
Tom Rini239dd252014-05-23 09:19:05 -0400300
Andy Fleminge52ffb82008-10-30 16:47:16 -0500301/*
302 * Sends a command out on the bus. Takes the mmc pointer,
303 * a command pointer, and an optional data pointer.
304 */
305static int
306esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
307{
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500308 int err = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500309 uint xfertyp;
310 uint irqstat;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200311 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100312 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500313
Jerry Huanged413672011-01-06 23:42:19 -0600314#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
315 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
316 return 0;
317#endif
318
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100319 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500320
321 sync();
322
323 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100324 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
325 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
326 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500327
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100328 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
329 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500330
331 /* Wait at least 8 SD clock cycles before the next command */
332 /*
333 * Note: This is way more than 8 cycles, but 1ms seems to
334 * resolve timing issues with some cards
335 */
336 udelay(1000);
337
338 /* Set up for a data transfer if we have one */
339 if (data) {
Andy Fleminge52ffb82008-10-30 16:47:16 -0500340 err = esdhc_setup_data(mmc, data);
341 if(err)
342 return err;
Peng Fan9cb5e992015-06-25 10:32:26 +0800343
344 if (data->flags & MMC_DATA_READ)
345 check_and_invalidate_dcache_range(cmd, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500346 }
347
348 /* Figure out the transfer arguments */
349 xfertyp = esdhc_xfertyp(cmd, data);
350
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500351 /* Mask all irqs */
352 esdhc_write32(&regs->irqsigen, 0);
353
Andy Fleminge52ffb82008-10-30 16:47:16 -0500354 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100355 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
Jason Liu9919d642011-11-25 00:18:04 +0000356#if defined(CONFIG_FSL_USDHC)
357 esdhc_write32(&regs->mixctrl,
Volodymyr Riazantsevd251e112015-01-20 10:16:44 -0500358 (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
359 | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
Jason Liu9919d642011-11-25 00:18:04 +0000360 esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
361#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100362 esdhc_write32(&regs->xfertyp, xfertyp);
Jason Liu9919d642011-11-25 00:18:04 +0000363#endif
Dirk Behmed8552d62012-03-26 03:13:05 +0000364
Andy Fleminge52ffb82008-10-30 16:47:16 -0500365 /* Wait for the command to complete */
Dirk Behmed8552d62012-03-26 03:13:05 +0000366 while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100367 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500368
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100369 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500370
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500371 if (irqstat & CMD_ERR) {
372 err = COMM_ERR;
373 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000374 }
375
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500376 if (irqstat & IRQSTAT_CTOE) {
377 err = TIMEOUT;
378 goto out;
379 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500380
Otavio Salvadorfad3e062015-02-17 10:42:43 -0200381 /* Switch voltage to 1.8V if CMD11 succeeded */
382 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
383 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
384
385 printf("Run CMD11 1.8V switch\n");
386 /* Sleep for 5 ms - max time for card to switch to 1.8V */
387 udelay(5000);
388 }
389
Dirk Behmed8552d62012-03-26 03:13:05 +0000390 /* Workaround for ESDHC errata ENGcm03648 */
391 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800392 int timeout = 6000;
Dirk Behmed8552d62012-03-26 03:13:05 +0000393
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800394 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behmed8552d62012-03-26 03:13:05 +0000395 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
396 PRSSTAT_DAT0)) {
397 udelay(100);
398 timeout--;
399 }
400
401 if (timeout <= 0) {
402 printf("Timeout waiting for DAT0 to go high!\n");
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500403 err = TIMEOUT;
404 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000405 }
406 }
407
Andy Fleminge52ffb82008-10-30 16:47:16 -0500408 /* Copy the response to the response buffer */
409 if (cmd->resp_type & MMC_RSP_136) {
410 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
411
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100412 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
413 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
414 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
415 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530416 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
417 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
418 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
419 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500420 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100421 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500422
423 /* Wait until all of the blocks are transferred */
424 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530425#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
426 esdhc_pio_read_write(mmc, data);
427#else
Andy Fleminge52ffb82008-10-30 16:47:16 -0500428 do {
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100429 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500430
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500431 if (irqstat & IRQSTAT_DTOE) {
432 err = TIMEOUT;
433 goto out;
434 }
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000435
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500436 if (irqstat & DATA_ERR) {
437 err = COMM_ERR;
438 goto out;
439 }
Andrew Gabbasov4a929622013-04-07 23:06:08 +0000440 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Ye.Li33a56b12014-02-20 18:00:57 +0800441
Peng Fan9cb5e992015-06-25 10:32:26 +0800442 /*
443 * Need invalidate the dcache here again to avoid any
444 * cache-fill during the DMA operations such as the
445 * speculative pre-fetching etc.
446 */
Eric Nelson70e68692013-04-03 12:31:56 +0000447 if (data->flags & MMC_DATA_READ)
448 check_and_invalidate_dcache_range(cmd, data);
Ye.Li33a56b12014-02-20 18:00:57 +0800449#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500450 }
451
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500452out:
453 /* Reset CMD and DATA portions on error */
454 if (err) {
455 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
456 SYSCTL_RSTC);
457 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
458 ;
459
460 if (data) {
461 esdhc_write32(&regs->sysctl,
462 esdhc_read32(&regs->sysctl) |
463 SYSCTL_RSTD);
464 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
465 ;
466 }
Otavio Salvadorfad3e062015-02-17 10:42:43 -0200467
468 /* If this was CMD11, then notify that power cycle is needed */
469 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
470 printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500471 }
472
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100473 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500474
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500475 return err;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500476}
477
Kim Phillipsf9e0b602012-10-29 13:34:44 +0000478static void set_sysctl(struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500479{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500480 int div, pre_div;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200481 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100482 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000483 int sdhc_clk = cfg->sdhc_clk;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500484 uint clk;
485
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200486 if (clock < mmc->cfg->f_min)
487 clock = mmc->cfg->f_min;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100488
Andy Fleminge52ffb82008-10-30 16:47:16 -0500489 if (sdhc_clk / 16 > clock) {
490 for (pre_div = 2; pre_div < 256; pre_div *= 2)
491 if ((sdhc_clk / pre_div) <= (clock * 16))
492 break;
493 } else
494 pre_div = 2;
495
496 for (div = 1; div <= 16; div++)
497 if ((sdhc_clk / (div * pre_div)) <= clock)
498 break;
499
Volodymyr Riazantsevd251e112015-01-20 10:16:44 -0500500 pre_div >>= mmc->ddr_mode ? 2 : 1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500501 div -= 1;
502
503 clk = (pre_div << 8) | (div << 4);
504
Kumar Gala09876a32010-03-18 15:51:05 -0500505 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100506
507 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500508
509 udelay(10000);
510
Kumar Gala09876a32010-03-18 15:51:05 -0500511 clk = SYSCTL_PEREN | SYSCTL_CKEN;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100512
513 esdhc_setbits32(&regs->sysctl, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500514}
515
Yangbo Lu163beec2015-04-22 13:57:40 +0800516#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
517static void esdhc_clock_control(struct mmc *mmc, bool enable)
518{
519 struct fsl_esdhc_cfg *cfg = mmc->priv;
520 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
521 u32 value;
522 u32 time_out;
523
524 value = esdhc_read32(&regs->sysctl);
525
526 if (enable)
527 value |= SYSCTL_CKEN;
528 else
529 value &= ~SYSCTL_CKEN;
530
531 esdhc_write32(&regs->sysctl, value);
532
533 time_out = 20;
534 value = PRSSTAT_SDSTB;
535 while (!(esdhc_read32(&regs->prsstat) & value)) {
536 if (time_out == 0) {
537 printf("fsl_esdhc: Internal clock never stabilised.\n");
538 break;
539 }
540 time_out--;
541 mdelay(1);
542 }
543}
544#endif
545
Andy Fleminge52ffb82008-10-30 16:47:16 -0500546static void esdhc_set_ios(struct mmc *mmc)
547{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200548 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100549 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500550
Yangbo Lu163beec2015-04-22 13:57:40 +0800551#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
552 /* Select to use peripheral clock */
553 esdhc_clock_control(mmc, false);
554 esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
555 esdhc_clock_control(mmc, true);
556#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500557 /* Set the clock speed */
558 set_sysctl(mmc, mmc->clock);
559
560 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100561 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500562
563 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100564 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500565 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100566 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
567
Andy Fleminge52ffb82008-10-30 16:47:16 -0500568}
569
570static int esdhc_init(struct mmc *mmc)
571{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200572 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100573 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500574 int timeout = 1000;
575
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100576 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200577 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100578
579 /* Wait until the controller is available */
580 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
581 udelay(1000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500582
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000583#ifndef ARCH_MXC
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530584 /* Enable cache snooping */
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000585 esdhc_write32(&regs->scr, 0x00000040);
586#endif
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530587
Dirk Behmedbe67252013-07-15 15:44:29 +0200588 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500589
590 /* Set the initial clock speed */
Jerry Huang0caea1a2010-11-25 17:06:07 +0000591 mmc_set_clock(mmc, 400000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500592
593 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100594 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500595
596 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100597 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500598
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100599 /* Set timout to the maximum value */
600 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500601
Otavio Salvador12b2a872015-02-17 10:42:44 -0200602#ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
603 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
604#endif
605
Thierry Reding8cee4c982012-01-02 01:15:38 +0000606 return 0;
607}
608
609static int esdhc_getcd(struct mmc *mmc)
610{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200611 struct fsl_esdhc_cfg *cfg = mmc->priv;
Thierry Reding8cee4c982012-01-02 01:15:38 +0000612 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
613 int timeout = 1000;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500614
Haijun.Zhang05f58542014-01-10 13:52:17 +0800615#ifdef CONFIG_ESDHC_DETECT_QUIRK
616 if (CONFIG_ESDHC_DETECT_QUIRK)
617 return 1;
618#endif
Thierry Reding8cee4c982012-01-02 01:15:38 +0000619 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
620 udelay(1000);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100621
Thierry Reding8cee4c982012-01-02 01:15:38 +0000622 return timeout > 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500623}
624
Jerry Huangb7ef7562010-03-18 15:57:06 -0500625static void esdhc_reset(struct fsl_esdhc *regs)
626{
627 unsigned long timeout = 100; /* wait max 100 ms */
628
629 /* reset the controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200630 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Jerry Huangb7ef7562010-03-18 15:57:06 -0500631
632 /* hardware clears the bit when it is done */
633 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
634 udelay(1000);
635 if (!timeout)
636 printf("MMC/SD: Reset never completed.\n");
637}
638
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200639static const struct mmc_ops esdhc_ops = {
640 .send_cmd = esdhc_send_cmd,
641 .set_ios = esdhc_set_ios,
642 .init = esdhc_init,
643 .getcd = esdhc_getcd,
644};
645
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100646int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500647{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100648 struct fsl_esdhc *regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500649 struct mmc *mmc;
Li Yangd4933f22010-11-25 17:06:09 +0000650 u32 caps, voltage_caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500651
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100652 if (!cfg)
653 return -1;
654
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100655 regs = (struct fsl_esdhc *)cfg->esdhc_base;
656
Jerry Huangb7ef7562010-03-18 15:57:06 -0500657 /* First reset the eSDHC controller */
658 esdhc_reset(regs);
659
Jerry Huang4e3bfa02012-05-17 23:57:02 +0000660 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
661 | SYSCTL_IPGEN | SYSCTL_CKEN);
662
Ye.Li3d46c312014-11-04 15:35:49 +0800663 writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200664 memset(&cfg->cfg, 0, sizeof(cfg->cfg));
665
Li Yangd4933f22010-11-25 17:06:09 +0000666 voltage_caps = 0;
Wang Huanc9292132014-09-05 13:52:40 +0800667 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang39356612011-01-07 00:06:47 -0600668
669#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
670 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
671 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
672#endif
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800673
674/* T4240 host controller capabilities register should have VS33 bit */
675#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
676 caps = caps | ESDHC_HOSTCAPBLT_VS33;
677#endif
678
Andy Fleminge52ffb82008-10-30 16:47:16 -0500679 if (caps & ESDHC_HOSTCAPBLT_VS18)
Li Yangd4933f22010-11-25 17:06:09 +0000680 voltage_caps |= MMC_VDD_165_195;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500681 if (caps & ESDHC_HOSTCAPBLT_VS30)
Li Yangd4933f22010-11-25 17:06:09 +0000682 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500683 if (caps & ESDHC_HOSTCAPBLT_VS33)
Li Yangd4933f22010-11-25 17:06:09 +0000684 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
685
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200686 cfg->cfg.name = "FSL_SDHC";
687 cfg->cfg.ops = &esdhc_ops;
Li Yangd4933f22010-11-25 17:06:09 +0000688#ifdef CONFIG_SYS_SD_VOLTAGE
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200689 cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
Li Yangd4933f22010-11-25 17:06:09 +0000690#else
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200691 cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yangd4933f22010-11-25 17:06:09 +0000692#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200693 if ((cfg->cfg.voltages & voltage_caps) == 0) {
Li Yangd4933f22010-11-25 17:06:09 +0000694 printf("voltage not supported by controller\n");
695 return -1;
696 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500697
Rob Herring5fd3edd2015-03-23 17:56:59 -0500698 cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
Volodymyr Riazantsevd251e112015-01-20 10:16:44 -0500699#ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
700 cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz;
701#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500702
Abbas Razae6bf9772013-03-25 09:13:34 +0000703 if (cfg->max_bus_width > 0) {
704 if (cfg->max_bus_width < 8)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200705 cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
Abbas Razae6bf9772013-03-25 09:13:34 +0000706 if (cfg->max_bus_width < 4)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200707 cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
Abbas Razae6bf9772013-03-25 09:13:34 +0000708 }
709
Andy Fleminge52ffb82008-10-30 16:47:16 -0500710 if (caps & ESDHC_HOSTCAPBLT_HSS)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200711 cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500712
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +0800713#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
714 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200715 cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +0800716#endif
717
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200718 cfg->cfg.f_min = 400000;
Tom Rini2907a302014-11-26 11:22:29 -0500719 cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500720
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200721 cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
722
723 mmc = mmc_create(&cfg->cfg, cfg);
724 if (mmc == NULL)
725 return -1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500726
727 return 0;
728}
729
730int fsl_esdhc_mmc_init(bd_t *bis)
731{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100732 struct fsl_esdhc_cfg *cfg;
733
Fabio Estevam6592a992012-12-27 08:51:08 +0000734 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100735 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Simon Glass9e247d12012-12-13 20:49:05 +0000736 cfg->sdhc_clk = gd->arch.sdhc_clk;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100737 return fsl_esdhc_initialize(bis, cfg);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500738}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400739
Yangbo Lub124f8a2015-04-22 13:57:00 +0800740#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
741void mmc_adapter_card_type_ident(void)
742{
743 u8 card_id;
744 u8 value;
745
746 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
747 gd->arch.sdhc_adapter = card_id;
748
749 switch (card_id) {
750 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lu81eacd62015-09-17 10:27:12 +0800751 value = QIXIS_READ(brdcfg[5]);
752 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
753 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +0800754 break;
755 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Luc6799ce2015-09-17 10:27:48 +0800756 value = QIXIS_READ(pwr_ctl[1]);
757 value |= QIXIS_EVDD_BY_SDHC_VS;
758 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lub124f8a2015-04-22 13:57:00 +0800759 break;
760 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
761 value = QIXIS_READ(brdcfg[5]);
762 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
763 QIXIS_WRITE(brdcfg[5], value);
764 break;
765 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
766 break;
767 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
768 break;
769 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
770 break;
771 case QIXIS_ESDHC_NO_ADAPTER:
772 break;
773 default:
774 break;
775 }
776}
777#endif
778
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100779#ifdef CONFIG_OF_LIBFDT
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400780void fdt_fixup_esdhc(void *blob, bd_t *bd)
781{
782 const char *compat = "fsl,esdhc";
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400783
Chenhui Zhao025eab02011-01-04 17:23:05 +0800784#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400785 if (!hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800786 do_fixup_by_compat(blob, compat, "status", "disabled",
787 8 + 1, 1);
788 return;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400789 }
Chenhui Zhao025eab02011-01-04 17:23:05 +0800790#endif
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400791
Yangbo Lu163beec2015-04-22 13:57:40 +0800792#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
793 do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
794 gd->arch.sdhc_clk, 1);
795#else
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400796 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +0000797 gd->arch.sdhc_clk, 1);
Yangbo Lu163beec2015-04-22 13:57:40 +0800798#endif
Yangbo Lub124f8a2015-04-22 13:57:00 +0800799#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
800 do_fixup_by_compat_u32(blob, compat, "adapter-type",
801 (u32)(gd->arch.sdhc_adapter), 1);
802#endif
Chenhui Zhao025eab02011-01-04 17:23:05 +0800803 do_fixup_by_compat(blob, compat, "status", "okay",
804 4 + 1, 1);
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400805}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100806#endif