Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2015 Timesys Corporation |
| 4 | * Copyright 2015 General Electric Company |
| 5 | * Copyright 2012 Freescale Semiconductor, Inc. |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 6 | */ |
| 7 | |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 8 | #include <image.h> |
Simon Glass | a7b5130 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 9 | #include <init.h> |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 10 | #include <asm/arch/clock.h> |
| 11 | #include <asm/arch/imx-regs.h> |
| 12 | #include <asm/arch/iomux.h> |
| 13 | #include <asm/arch/mx6-pins.h> |
Simon Glass | 5e6201b | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 14 | #include <env.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 15 | #include <asm/global_data.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 16 | #include <linux/delay.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 17 | #include <linux/errno.h> |
Ian Ray | 6445094 | 2019-01-31 16:21:18 +0200 | [diff] [blame] | 18 | #include <linux/libfdt.h> |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 19 | #include <asm/gpio.h> |
Stefano Babic | 33731bc | 2017-06-29 10:16:06 +0200 | [diff] [blame] | 20 | #include <asm/mach-imx/iomux-v3.h> |
| 21 | #include <asm/mach-imx/boot_mode.h> |
| 22 | #include <asm/mach-imx/video.h> |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 23 | #include <mmc.h> |
Yangbo Lu | 7334038 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 24 | #include <fsl_esdhc_imx.h> |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 25 | #include <miiphy.h> |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 26 | #include <net.h> |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 27 | #include <netdev.h> |
| 28 | #include <asm/arch/mxc_hdmi.h> |
| 29 | #include <asm/arch/crm_regs.h> |
| 30 | #include <asm/io.h> |
| 31 | #include <asm/arch/sys_proto.h> |
Robert Beckett | 53bab17 | 2020-01-31 15:07:54 +0200 | [diff] [blame] | 32 | #include <power/regulator.h> |
| 33 | #include <power/da9063_pmic.h> |
Sebastian Reichel | 1b620ce | 2021-04-23 16:15:07 +0200 | [diff] [blame] | 34 | #include <power/pmic.h> |
Diego Dorta | 2661c9c | 2017-09-22 12:12:18 -0300 | [diff] [blame] | 35 | #include <input.h> |
Akshay Bhat | 5d64362 | 2016-04-12 18:13:59 -0400 | [diff] [blame] | 36 | #include <pwm.h> |
Pali Rohár | ba87ddf | 2021-08-02 15:18:31 +0200 | [diff] [blame] | 37 | #include <version_string.h> |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 38 | #include <stdlib.h> |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 39 | #include <dm/root.h> |
Sebastian Reichel | 9cad099 | 2020-09-02 19:31:43 +0200 | [diff] [blame] | 40 | #include "../common/ge_rtc.h" |
Martyn Welch | 66697ce | 2017-11-08 15:35:15 +0000 | [diff] [blame] | 41 | #include "../common/vpd_reader.h" |
Hannu Lounento | 3787968 | 2018-01-10 20:31:31 +0100 | [diff] [blame] | 42 | #include "../../../drivers/net/e1000.h" |
Denis Zalevskiy | 0d97471 | 2019-11-12 19:15:17 +0000 | [diff] [blame] | 43 | #include <pci.h> |
Robert Beckett | b2185d2 | 2020-01-31 15:07:59 +0200 | [diff] [blame] | 44 | #include <panel.h> |
Denis Zalevskiy | 0d97471 | 2019-11-12 19:15:17 +0000 | [diff] [blame] | 45 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 46 | DECLARE_GLOBAL_DATA_PTR; |
| 47 | |
Sebastian Reichel | 3087190 | 2020-11-04 17:18:41 +0100 | [diff] [blame] | 48 | #define VPD_PRODUCT_B850 1 |
| 49 | #define VPD_PRODUCT_B650 2 |
| 50 | #define VPD_PRODUCT_B450 3 |
| 51 | |
Sebastian Reichel | b8f2cce | 2020-12-15 00:41:57 +0100 | [diff] [blame] | 52 | #define AR8033_DBG_REG_ADDR 0x1d |
| 53 | #define AR8033_DBG_REG_DATA 0x1e |
| 54 | #define AR8033_SERDES_REG 0x5 |
| 55 | |
Sebastian Reichel | 3087190 | 2020-11-04 17:18:41 +0100 | [diff] [blame] | 56 | static int productid; /* Default to generic. */ |
Nandor Han | 7a9bb30 | 2018-04-25 16:57:01 +0200 | [diff] [blame] | 57 | static struct vpd_cache vpd; |
| 58 | |
Justin Waters | ef93fc2 | 2016-04-13 17:03:18 -0400 | [diff] [blame] | 59 | #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 60 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ |
| 61 | PAD_CTL_HYS) |
| 62 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 63 | int dram_init(void) |
| 64 | { |
Fabio Estevam | dd5d4e4 | 2016-07-23 13:23:40 -0300 | [diff] [blame] | 65 | gd->ram_size = imx_ddr_size(); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 66 | |
| 67 | return 0; |
| 68 | } |
| 69 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 70 | int board_phy_config(struct phy_device *phydev) |
| 71 | { |
Sebastian Reichel | b8f2cce | 2020-12-15 00:41:57 +0100 | [diff] [blame] | 72 | /* |
| 73 | * Set reserved bits to avoid board specific voltage peak issue. The |
| 74 | * value is a magic number provided directly by Qualcomm. Note, that |
| 75 | * PHY driver will take control of BIT(8) in this register to control |
| 76 | * TX clock delay, so we do not initialize that bit here. |
| 77 | */ |
| 78 | phy_write(phydev, MDIO_DEVAD_NONE, AR8033_DBG_REG_ADDR, AR8033_SERDES_REG); |
| 79 | phy_write(phydev, MDIO_DEVAD_NONE, AR8033_DBG_REG_DATA, 0x3c47); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 80 | |
| 81 | if (phydev->drv->config) |
| 82 | phydev->drv->config(phydev); |
| 83 | |
| 84 | return 0; |
| 85 | } |
| 86 | |
| 87 | #if defined(CONFIG_VIDEO_IPUV3) |
Robert Beckett | b2185d2 | 2020-01-31 15:07:59 +0200 | [diff] [blame] | 88 | static void do_enable_backlight(struct display_info_t const *dev) |
| 89 | { |
| 90 | struct udevice *panel; |
| 91 | int ret; |
| 92 | |
| 93 | ret = uclass_get_device(UCLASS_PANEL, 0, &panel); |
| 94 | if (ret) { |
| 95 | printf("Could not find panel: %d\n", ret); |
| 96 | return; |
| 97 | } |
| 98 | |
| 99 | panel_set_backlight(panel, 100); |
| 100 | panel_enable_backlight(panel); |
| 101 | } |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 102 | |
| 103 | static void do_enable_hdmi(struct display_info_t const *dev) |
| 104 | { |
| 105 | imx_enable_hdmi_phy(); |
| 106 | } |
| 107 | |
Ian Ray | 6eac23f | 2018-04-25 16:57:02 +0200 | [diff] [blame] | 108 | static int is_b850v3(void) |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 109 | { |
Sebastian Reichel | 3087190 | 2020-11-04 17:18:41 +0100 | [diff] [blame] | 110 | return productid == VPD_PRODUCT_B850; |
Ian Ray | 6eac23f | 2018-04-25 16:57:02 +0200 | [diff] [blame] | 111 | } |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 112 | |
Ian Ray | 6eac23f | 2018-04-25 16:57:02 +0200 | [diff] [blame] | 113 | static int detect_lcd(struct display_info_t const *dev) |
| 114 | { |
| 115 | return !is_b850v3(); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 116 | } |
| 117 | |
| 118 | struct display_info_t const displays[] = {{ |
| 119 | .bus = -1, |
| 120 | .addr = -1, |
| 121 | .pixfmt = IPU_PIX_FMT_RGB24, |
Ian Ray | f8e4fab | 2018-04-25 16:56:58 +0200 | [diff] [blame] | 122 | .detect = detect_lcd, |
Robert Beckett | b2185d2 | 2020-01-31 15:07:59 +0200 | [diff] [blame] | 123 | .enable = do_enable_backlight, |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 124 | .mode = { |
| 125 | .name = "G121X1-L03", |
| 126 | .refresh = 60, |
| 127 | .xres = 1024, |
| 128 | .yres = 768, |
| 129 | .pixclock = 15385, |
| 130 | .left_margin = 20, |
| 131 | .right_margin = 300, |
| 132 | .upper_margin = 30, |
| 133 | .lower_margin = 8, |
| 134 | .hsync_len = 1, |
| 135 | .vsync_len = 1, |
| 136 | .sync = FB_SYNC_EXT, |
| 137 | .vmode = FB_VMODE_NONINTERLACED |
| 138 | } }, { |
| 139 | .bus = -1, |
| 140 | .addr = 3, |
| 141 | .pixfmt = IPU_PIX_FMT_RGB24, |
| 142 | .detect = detect_hdmi, |
| 143 | .enable = do_enable_hdmi, |
| 144 | .mode = { |
| 145 | .name = "HDMI", |
| 146 | .refresh = 60, |
| 147 | .xres = 1024, |
| 148 | .yres = 768, |
| 149 | .pixclock = 15385, |
| 150 | .left_margin = 220, |
| 151 | .right_margin = 40, |
| 152 | .upper_margin = 21, |
| 153 | .lower_margin = 7, |
| 154 | .hsync_len = 60, |
| 155 | .vsync_len = 10, |
| 156 | .sync = FB_SYNC_EXT, |
| 157 | .vmode = FB_VMODE_NONINTERLACED |
| 158 | } } }; |
| 159 | size_t display_count = ARRAY_SIZE(displays); |
| 160 | |
Akshay Bhat | 3a5b15a | 2016-04-12 18:13:58 -0400 | [diff] [blame] | 161 | static void enable_videopll(void) |
| 162 | { |
| 163 | struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR; |
| 164 | s32 timeout = 100000; |
| 165 | |
| 166 | setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN); |
| 167 | |
Ian Ray | 28540c5 | 2018-10-15 09:59:44 +0200 | [diff] [blame] | 168 | /* PLL_VIDEO 455MHz (24MHz * (37+11/12) / 2) |
| 169 | * | |
| 170 | * PLL5 |
| 171 | * | |
| 172 | * CS2CDR[LDB_DI0_CLK_SEL] |
| 173 | * | |
| 174 | * +----> LDB_DI0_SERIAL_CLK_ROOT |
| 175 | * | |
| 176 | * +--> CSCMR2[LDB_DI0_IPU_DIV] --> LDB_DI0_IPU 455 / 7 = 65 MHz |
| 177 | */ |
| 178 | |
Akshay Bhat | 3a5b15a | 2016-04-12 18:13:58 -0400 | [diff] [blame] | 179 | clrsetbits_le32(&ccm->analog_pll_video, |
| 180 | BM_ANADIG_PLL_VIDEO_DIV_SELECT | |
| 181 | BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT, |
| 182 | BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) | |
Ian Ray | 28540c5 | 2018-10-15 09:59:44 +0200 | [diff] [blame] | 183 | BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1)); |
Akshay Bhat | 3a5b15a | 2016-04-12 18:13:58 -0400 | [diff] [blame] | 184 | |
| 185 | writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num); |
| 186 | writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom); |
| 187 | |
| 188 | clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN); |
| 189 | |
| 190 | while (timeout--) |
| 191 | if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK) |
| 192 | break; |
| 193 | |
| 194 | if (timeout < 0) |
| 195 | printf("Warning: video pll lock timeout!\n"); |
| 196 | |
| 197 | clrsetbits_le32(&ccm->analog_pll_video, |
| 198 | BM_ANADIG_PLL_VIDEO_BYPASS, |
| 199 | BM_ANADIG_PLL_VIDEO_ENABLE); |
| 200 | } |
| 201 | |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 202 | static void setup_display_b850v3(void) |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 203 | { |
| 204 | struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR; |
| 205 | struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR; |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 206 | |
Akshay Bhat | 3a5b15a | 2016-04-12 18:13:58 -0400 | [diff] [blame] | 207 | enable_videopll(); |
| 208 | |
Ian Ray | 28540c5 | 2018-10-15 09:59:44 +0200 | [diff] [blame] | 209 | /* IPU1 DI0 clock is 455MHz / 7 = 65MHz */ |
| 210 | setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV); |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 211 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 212 | imx_setup_hdmi(); |
| 213 | |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 214 | /* Set LDB_DI0 as clock source for IPU_DI0 */ |
| 215 | clrsetbits_le32(&mxc_ccm->chsccdr, |
| 216 | MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK, |
| 217 | (CHSCCDR_CLK_SEL_LDB_DI0 << |
| 218 | MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET)); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 219 | |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 220 | /* Turn on IPU LDB DI0 clocks */ |
| 221 | setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK); |
| 222 | |
| 223 | enable_ipu_clock(); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 224 | |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 225 | writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES | |
| 226 | IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW | |
| 227 | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW | |
| 228 | IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG | |
| 229 | IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT | |
| 230 | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG | |
| 231 | IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT | |
| 232 | IOMUXC_GPR2_SPLIT_MODE_EN_MASK | |
| 233 | IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 | |
| 234 | IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0, |
| 235 | &iomux->gpr[2]); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 236 | |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 237 | clrbits_le32(&iomux->gpr[3], |
| 238 | IOMUXC_GPR3_LVDS0_MUX_CTL_MASK | |
| 239 | IOMUXC_GPR3_LVDS1_MUX_CTL_MASK | |
| 240 | IOMUXC_GPR3_HDMI_MUX_CTL_MASK); |
| 241 | } |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 242 | |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 243 | static void setup_display_bx50v3(void) |
| 244 | { |
| 245 | struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR; |
| 246 | struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR; |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 247 | |
Ian Ray | 66395e8 | 2018-04-25 16:57:00 +0200 | [diff] [blame] | 248 | enable_videopll(); |
| 249 | |
Akshay Bhat | 66027fe | 2016-04-12 18:14:00 -0400 | [diff] [blame] | 250 | /* When a reset/reboot is performed the display power needs to be turned |
| 251 | * off for atleast 500ms. The boot time is ~300ms, we need to wait for |
| 252 | * an additional 200ms here. Unfortunately we use external PMIC for |
| 253 | * doing the reset, so can not differentiate between POR vs soft reset |
| 254 | */ |
| 255 | mdelay(200); |
| 256 | |
Ian Ray | 28540c5 | 2018-10-15 09:59:44 +0200 | [diff] [blame] | 257 | /* IPU1 DI0 clock is 455MHz / 7 = 65MHz */ |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 258 | setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV); |
| 259 | |
| 260 | /* Set LDB_DI0 as clock source for IPU_DI0 */ |
| 261 | clrsetbits_le32(&mxc_ccm->chsccdr, |
| 262 | MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK, |
| 263 | (CHSCCDR_CLK_SEL_LDB_DI0 << |
| 264 | MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET)); |
| 265 | |
| 266 | /* Turn on IPU LDB DI0 clocks */ |
| 267 | setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK); |
| 268 | |
| 269 | enable_ipu_clock(); |
| 270 | |
| 271 | writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES | |
| 272 | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW | |
| 273 | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG | |
| 274 | IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT | |
| 275 | IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0, |
| 276 | &iomux->gpr[2]); |
| 277 | |
| 278 | clrsetbits_le32(&iomux->gpr[3], |
| 279 | IOMUXC_GPR3_LVDS0_MUX_CTL_MASK, |
| 280 | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 << |
| 281 | IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 282 | } |
| 283 | #endif /* CONFIG_VIDEO_IPUV3 */ |
| 284 | |
| 285 | /* |
| 286 | * Do not overwrite the console |
| 287 | * Use always serial for U-Boot console |
| 288 | */ |
| 289 | int overwrite_console(void) |
| 290 | { |
| 291 | return 1; |
| 292 | } |
| 293 | |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 294 | #define VPD_TYPE_INVALID 0x00 |
| 295 | #define VPD_BLOCK_NETWORK 0x20 |
| 296 | #define VPD_BLOCK_HWID 0x44 |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 297 | #define VPD_HAS_MAC1 0x1 |
Hannu Lounento | 3787968 | 2018-01-10 20:31:31 +0100 | [diff] [blame] | 298 | #define VPD_HAS_MAC2 0x2 |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 299 | #define VPD_MAC_ADDRESS_LENGTH 6 |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 300 | |
| 301 | struct vpd_cache { |
Denis Zalevskiy | 22a347d | 2018-10-17 10:33:30 +0200 | [diff] [blame] | 302 | bool is_read; |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 303 | u8 product_id; |
| 304 | u8 has; |
| 305 | unsigned char mac1[VPD_MAC_ADDRESS_LENGTH]; |
Hannu Lounento | 3787968 | 2018-01-10 20:31:31 +0100 | [diff] [blame] | 306 | unsigned char mac2[VPD_MAC_ADDRESS_LENGTH]; |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 307 | }; |
| 308 | |
| 309 | /* |
| 310 | * Extracts MAC and product information from the VPD. |
| 311 | */ |
Denis Zalevskiy | 22a347d | 2018-10-17 10:33:30 +0200 | [diff] [blame] | 312 | static int vpd_callback(struct vpd_cache *vpd, u8 id, u8 version, u8 type, |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 313 | size_t size, u8 const *data) |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 314 | { |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 315 | if (id == VPD_BLOCK_HWID && version == 1 && type != VPD_TYPE_INVALID && |
| 316 | size >= 1) { |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 317 | vpd->product_id = data[0]; |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 318 | } else if (id == VPD_BLOCK_NETWORK && version == 1 && |
| 319 | type != VPD_TYPE_INVALID) { |
| 320 | if (size >= 6) { |
| 321 | vpd->has |= VPD_HAS_MAC1; |
| 322 | memcpy(vpd->mac1, data, VPD_MAC_ADDRESS_LENGTH); |
| 323 | } |
Hannu Lounento | 3787968 | 2018-01-10 20:31:31 +0100 | [diff] [blame] | 324 | if (size >= 12) { |
| 325 | vpd->has |= VPD_HAS_MAC2; |
| 326 | memcpy(vpd->mac2, data + 6, VPD_MAC_ADDRESS_LENGTH); |
| 327 | } |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 328 | } |
| 329 | |
| 330 | return 0; |
| 331 | } |
| 332 | |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 333 | static void process_vpd(struct vpd_cache *vpd) |
| 334 | { |
Denis Zalevskiy | 0d97471 | 2019-11-12 19:15:17 +0000 | [diff] [blame] | 335 | int fec_index = 0; |
Hannu Lounento | 3787968 | 2018-01-10 20:31:31 +0100 | [diff] [blame] | 336 | int i210_index = -1; |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 337 | |
Denis Zalevskiy | 22a347d | 2018-10-17 10:33:30 +0200 | [diff] [blame] | 338 | if (!vpd->is_read) { |
| 339 | printf("VPD wasn't read"); |
| 340 | return; |
| 341 | } |
| 342 | |
Denis Zalevskiy | 0d97471 | 2019-11-12 19:15:17 +0000 | [diff] [blame] | 343 | if (vpd->has & VPD_HAS_MAC1) |
| 344 | eth_env_set_enetaddr_by_index("eth", fec_index, vpd->mac1); |
| 345 | |
| 346 | env_set("ethact", "eth0"); |
| 347 | |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 348 | switch (vpd->product_id) { |
| 349 | case VPD_PRODUCT_B450: |
Denis Zalevskiy | 0d97471 | 2019-11-12 19:15:17 +0000 | [diff] [blame] | 350 | i210_index = 1; |
Ian Ray | b52e252 | 2018-01-10 20:31:33 +0100 | [diff] [blame] | 351 | break; |
| 352 | case VPD_PRODUCT_B650: |
Denis Zalevskiy | 0d97471 | 2019-11-12 19:15:17 +0000 | [diff] [blame] | 353 | i210_index = 1; |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 354 | break; |
| 355 | case VPD_PRODUCT_B850: |
Denis Zalevskiy | 0d97471 | 2019-11-12 19:15:17 +0000 | [diff] [blame] | 356 | i210_index = 2; |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 357 | break; |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 358 | } |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 359 | |
Hannu Lounento | 3787968 | 2018-01-10 20:31:31 +0100 | [diff] [blame] | 360 | if (i210_index >= 0 && (vpd->has & VPD_HAS_MAC2)) |
| 361 | eth_env_set_enetaddr_by_index("eth", i210_index, vpd->mac2); |
Ian Ray | c0293da | 2017-08-22 09:03:54 +0300 | [diff] [blame] | 362 | } |
| 363 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 364 | static iomux_v3_cfg_t const misc_pads[] = { |
| 365 | MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), |
Justin Waters | ef93fc2 | 2016-04-13 17:03:18 -0400 | [diff] [blame] | 366 | MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NC_PAD_CTRL), |
| 367 | MX6_PAD_EIM_CS0__GPIO2_IO23 | MUX_PAD_CTRL(NC_PAD_CTRL), |
| 368 | MX6_PAD_EIM_CS1__GPIO2_IO24 | MUX_PAD_CTRL(NC_PAD_CTRL), |
| 369 | MX6_PAD_EIM_OE__GPIO2_IO25 | MUX_PAD_CTRL(NC_PAD_CTRL), |
| 370 | MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NC_PAD_CTRL), |
| 371 | MX6_PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NC_PAD_CTRL), |
Martyn Welch | 110f5d9 | 2018-01-10 20:31:32 +0100 | [diff] [blame] | 372 | MX6_PAD_GPIO_9__WDOG1_B | MUX_PAD_CTRL(NC_PAD_CTRL), |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 373 | }; |
| 374 | #define SUS_S3_OUT IMX_GPIO_NR(4, 11) |
Ian Ray | a8203cc | 2020-11-04 17:18:43 +0100 | [diff] [blame] | 375 | #define PWGIN_IN IMX_GPIO_NR(4, 14) |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 376 | #define WIFI_EN IMX_GPIO_NR(6, 14) |
| 377 | |
| 378 | int board_early_init_f(void) |
| 379 | { |
| 380 | imx_iomux_v3_setup_multiple_pads(misc_pads, |
| 381 | ARRAY_SIZE(misc_pads)); |
| 382 | |
Akshay Bhat | 3a5b15a | 2016-04-12 18:13:58 -0400 | [diff] [blame] | 383 | #if defined(CONFIG_VIDEO_IPUV3) |
Ian Ray | 28540c5 | 2018-10-15 09:59:44 +0200 | [diff] [blame] | 384 | /* Set LDB clock to Video PLL */ |
| 385 | select_ldb_di_clock_source(MXC_PLL5_CLK); |
Akshay Bhat | 3a5b15a | 2016-04-12 18:13:58 -0400 | [diff] [blame] | 386 | #endif |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 387 | return 0; |
| 388 | } |
| 389 | |
| 390 | int board_init(void) |
| 391 | { |
Sebastian Reichel | 5f05ebc | 2020-09-02 19:31:45 +0200 | [diff] [blame] | 392 | if (!read_i2c_vpd(&vpd, vpd_callback)) { |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 393 | int ret, rescan; |
| 394 | |
Denis Zalevskiy | 22a347d | 2018-10-17 10:33:30 +0200 | [diff] [blame] | 395 | vpd.is_read = true; |
Sebastian Reichel | 3087190 | 2020-11-04 17:18:41 +0100 | [diff] [blame] | 396 | productid = vpd.product_id; |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 397 | |
| 398 | ret = fdtdec_resetup(&rescan); |
| 399 | if (!ret && rescan) { |
| 400 | dm_uninit(); |
| 401 | dm_init_and_scan(false); |
| 402 | } |
Denis Zalevskiy | 22a347d | 2018-10-17 10:33:30 +0200 | [diff] [blame] | 403 | } |
Nandor Han | 7a9bb30 | 2018-04-25 16:57:01 +0200 | [diff] [blame] | 404 | |
Ian Ray | 5f1e344 | 2019-01-31 16:21:13 +0200 | [diff] [blame] | 405 | gpio_request(SUS_S3_OUT, "sus_s3_out"); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 406 | gpio_direction_output(SUS_S3_OUT, 1); |
Ian Ray | 5f1e344 | 2019-01-31 16:21:13 +0200 | [diff] [blame] | 407 | |
Ian Ray | a8203cc | 2020-11-04 17:18:43 +0100 | [diff] [blame] | 408 | gpio_request(PWGIN_IN, "pwgin_in"); |
| 409 | gpio_direction_input(PWGIN_IN); |
| 410 | |
Ian Ray | 5f1e344 | 2019-01-31 16:21:13 +0200 | [diff] [blame] | 411 | gpio_request(WIFI_EN, "wifi_en"); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 412 | gpio_direction_output(WIFI_EN, 1); |
Ian Ray | 5f1e344 | 2019-01-31 16:21:13 +0200 | [diff] [blame] | 413 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 414 | #if defined(CONFIG_VIDEO_IPUV3) |
Ian Ray | 6eac23f | 2018-04-25 16:57:02 +0200 | [diff] [blame] | 415 | if (is_b850v3()) |
Akshay Bhat | cc4e4b6 | 2016-04-12 18:13:57 -0400 | [diff] [blame] | 416 | setup_display_b850v3(); |
| 417 | else |
| 418 | setup_display_bx50v3(); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 419 | #endif |
Ian Ray | 5f1e344 | 2019-01-31 16:21:13 +0200 | [diff] [blame] | 420 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 421 | /* address of boot parameters */ |
| 422 | gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; |
| 423 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 424 | return 0; |
| 425 | } |
| 426 | |
| 427 | #ifdef CONFIG_CMD_BMODE |
| 428 | static const struct boot_mode board_boot_modes[] = { |
| 429 | /* 4 bit bus width */ |
| 430 | {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)}, |
| 431 | {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)}, |
| 432 | {NULL, 0}, |
| 433 | }; |
| 434 | #endif |
| 435 | |
Sebastian Reichel | 1b620ce | 2021-04-23 16:15:07 +0200 | [diff] [blame] | 436 | |
| 437 | /* |
| 438 | * The SoM used by these boards has XTAL not connected despite datasheet |
| 439 | * suggesting connecting unused XTAL pins to ground. Without explicitly |
| 440 | * clearing the CRYSTAL bit the system runs unstable and sometimes reboots |
| 441 | * unexpectedly. |
| 442 | */ |
| 443 | static void pmic_crystal_fix(void) |
| 444 | { |
| 445 | struct udevice *pmic; |
| 446 | static const uint EN_32K_CRYSTAL = (1 << 3); |
| 447 | |
| 448 | if (pmic_get("pmic@58", &pmic)) { |
| 449 | puts("failed to get device for PMIC\n"); |
| 450 | return; |
| 451 | } |
| 452 | |
| 453 | if (pmic_clrsetbits(pmic, DA9063_REG_EN_32K, EN_32K_CRYSTAL, 0) < 0) { |
| 454 | puts("failed to clear CRYSTAL bit\n"); |
| 455 | return; |
| 456 | } |
| 457 | } |
| 458 | |
Ken Lin | c7219fc | 2016-11-18 12:20:54 -0500 | [diff] [blame] | 459 | void pmic_init(void) |
| 460 | { |
Robert Beckett | 53bab17 | 2020-01-31 15:07:54 +0200 | [diff] [blame] | 461 | struct udevice *reg; |
| 462 | int ret, i; |
| 463 | static const char * const bucks[] = { |
| 464 | "bcore1", |
| 465 | "bcore2", |
| 466 | "bpro", |
| 467 | "bmem", |
| 468 | "bio", |
| 469 | "bperi", |
| 470 | }; |
Ken Lin | c7219fc | 2016-11-18 12:20:54 -0500 | [diff] [blame] | 471 | |
Sebastian Reichel | 1b620ce | 2021-04-23 16:15:07 +0200 | [diff] [blame] | 472 | pmic_crystal_fix(); |
| 473 | |
Robert Beckett | 53bab17 | 2020-01-31 15:07:54 +0200 | [diff] [blame] | 474 | for (i = 0; i < ARRAY_SIZE(bucks); i++) { |
| 475 | ret = regulator_get_by_devname(bucks[i], ®); |
| 476 | if (reg < 0) { |
| 477 | printf("%s(): Unable to get regulator %s: %d\n", |
| 478 | __func__, bucks[i], ret); |
| 479 | continue; |
| 480 | } |
| 481 | regulator_set_mode(reg, DA9063_BUCKMODE_SYNC); |
| 482 | } |
Ken Lin | c7219fc | 2016-11-18 12:20:54 -0500 | [diff] [blame] | 483 | } |
| 484 | |
Ian Ray | a8203cc | 2020-11-04 17:18:43 +0100 | [diff] [blame] | 485 | static void detect_boot_cause(void) |
| 486 | { |
| 487 | const char *cause = "POR"; |
| 488 | |
| 489 | if (is_b850v3()) |
| 490 | if (!gpio_get_value(PWGIN_IN)) |
| 491 | cause = "PM_WDOG"; |
| 492 | |
| 493 | env_set("bootcause", cause); |
| 494 | } |
| 495 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 496 | int board_late_init(void) |
| 497 | { |
Nandor Han | 7a9bb30 | 2018-04-25 16:57:01 +0200 | [diff] [blame] | 498 | process_vpd(&vpd); |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 499 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 500 | #ifdef CONFIG_CMD_BMODE |
| 501 | add_board_boot_modes(board_boot_modes); |
| 502 | #endif |
Andrew Shadura | c26583d | 2016-05-24 15:56:17 +0200 | [diff] [blame] | 503 | |
Ian Ray | d8c6099 | 2018-04-25 16:57:03 +0200 | [diff] [blame] | 504 | if (is_b850v3()) |
| 505 | env_set("videoargs", "video=DP-1:1024x768@60 video=HDMI-A-1:1024x768@60"); |
Ian Ray | 476e4e6 | 2018-10-15 09:59:45 +0200 | [diff] [blame] | 506 | else |
| 507 | env_set("videoargs", "video=LVDS-1:1024x768@65"); |
Ian Ray | d8c6099 | 2018-04-25 16:57:03 +0200 | [diff] [blame] | 508 | |
Ian Ray | a8203cc | 2020-11-04 17:18:43 +0100 | [diff] [blame] | 509 | detect_boot_cause(); |
| 510 | |
Ken Lin | c7219fc | 2016-11-18 12:20:54 -0500 | [diff] [blame] | 511 | /* board specific pmic init */ |
| 512 | pmic_init(); |
| 513 | |
Nandor Han | ae3c6d2 | 2018-01-10 20:31:38 +0100 | [diff] [blame] | 514 | check_time(); |
| 515 | |
Denis Zalevskiy | 0d97471 | 2019-11-12 19:15:17 +0000 | [diff] [blame] | 516 | pci_init(); |
| 517 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 518 | return 0; |
| 519 | } |
| 520 | |
Hannu Lounento | 3787968 | 2018-01-10 20:31:31 +0100 | [diff] [blame] | 521 | /* |
| 522 | * Removes the 'eth[0-9]*addr' environment variable with the given index |
| 523 | * |
| 524 | * @param index [in] the index of the eth_device whose variable is to be removed |
| 525 | */ |
| 526 | static void remove_ethaddr_env_var(int index) |
| 527 | { |
| 528 | char env_var_name[9]; |
| 529 | |
| 530 | sprintf(env_var_name, index == 0 ? "ethaddr" : "eth%daddr", index); |
| 531 | env_set(env_var_name, NULL); |
| 532 | } |
| 533 | |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 534 | int last_stage_init(void) |
| 535 | { |
Hannu Lounento | 3787968 | 2018-01-10 20:31:31 +0100 | [diff] [blame] | 536 | int i; |
| 537 | |
| 538 | /* |
| 539 | * Remove first three ethaddr which may have been created by |
| 540 | * function process_vpd(). |
| 541 | */ |
| 542 | for (i = 0; i < 3; ++i) |
| 543 | remove_ethaddr_env_var(i); |
Martyn Welch | 18c31ea | 2018-01-10 20:31:30 +0100 | [diff] [blame] | 544 | |
| 545 | return 0; |
| 546 | } |
| 547 | |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 548 | int checkboard(void) |
| 549 | { |
Tom Rini | 272eb5b | 2022-03-21 21:33:32 -0400 | [diff] [blame^] | 550 | printf("BOARD: General Electric Bx50v3\n"); |
Akshay Bhat | 197f987 | 2016-01-29 15:16:40 -0500 | [diff] [blame] | 551 | return 0; |
| 552 | } |
Ian Ray | 4013368 | 2018-04-04 10:50:17 +0200 | [diff] [blame] | 553 | |
Ian Ray | 6445094 | 2019-01-31 16:21:18 +0200 | [diff] [blame] | 554 | #ifdef CONFIG_OF_BOARD_SETUP |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 555 | int ft_board_setup(void *blob, struct bd_info *bd) |
Ian Ray | 6445094 | 2019-01-31 16:21:18 +0200 | [diff] [blame] | 556 | { |
Ian Ray | c69217c | 2019-11-12 19:15:18 +0000 | [diff] [blame] | 557 | char *rtc_status = env_get("rtc_status"); |
| 558 | |
Ian Ray | 6445094 | 2019-01-31 16:21:18 +0200 | [diff] [blame] | 559 | fdt_setprop(blob, 0, "ge,boot-ver", version_string, |
Ian Ray | c69217c | 2019-11-12 19:15:18 +0000 | [diff] [blame] | 560 | strlen(version_string) + 1); |
| 561 | |
| 562 | fdt_setprop(blob, 0, "ge,rtc-status", rtc_status, |
| 563 | strlen(rtc_status) + 1); |
Ian Ray | 6445094 | 2019-01-31 16:21:18 +0200 | [diff] [blame] | 564 | return 0; |
| 565 | } |
| 566 | #endif |
| 567 | |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 568 | int board_fit_config_name_match(const char *name) |
| 569 | { |
Sebastian Reichel | 9945390 | 2020-12-15 00:41:56 +0100 | [diff] [blame] | 570 | const char *machine = name; |
| 571 | |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 572 | if (!vpd.is_read) |
| 573 | return strcmp(name, "imx6q-bx50v3"); |
| 574 | |
Sebastian Reichel | 9945390 | 2020-12-15 00:41:56 +0100 | [diff] [blame] | 575 | if (!strncmp(machine, "Boot ", 5)) |
| 576 | machine += 5; |
| 577 | if (!strncmp(machine, "imx6q-", 6)) |
| 578 | machine += 6; |
| 579 | |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 580 | switch (vpd.product_id) { |
| 581 | case VPD_PRODUCT_B450: |
Sebastian Reichel | 9945390 | 2020-12-15 00:41:56 +0100 | [diff] [blame] | 582 | return strcasecmp(machine, "b450v3"); |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 583 | case VPD_PRODUCT_B650: |
Sebastian Reichel | 9945390 | 2020-12-15 00:41:56 +0100 | [diff] [blame] | 584 | return strcasecmp(machine, "b650v3"); |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 585 | case VPD_PRODUCT_B850: |
Sebastian Reichel | 9945390 | 2020-12-15 00:41:56 +0100 | [diff] [blame] | 586 | return strcasecmp(machine, "b850v3"); |
Robert Beckett | f746ab6 | 2019-11-12 19:15:11 +0000 | [diff] [blame] | 587 | default: |
| 588 | return -1; |
| 589 | } |
| 590 | } |
| 591 | |
| 592 | int embedded_dtb_select(void) |
| 593 | { |
| 594 | vpd.is_read = false; |
| 595 | return fdtdec_setup(); |
| 596 | } |