blob: 6f7f752a8dc84029cdd9e3b5387c0185110aa464 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Akshay Bhat197f9872016-01-29 15:16:40 -05002/*
3 * Copyright 2015 Timesys Corporation
4 * Copyright 2015 General Electric Company
5 * Copyright 2012 Freescale Semiconductor, Inc.
Akshay Bhat197f9872016-01-29 15:16:40 -05006 */
7
Simon Glass2dc9c342020-05-10 11:40:01 -06008#include <image.h>
Simon Glassa7b51302019-11-14 12:57:46 -07009#include <init.h>
Akshay Bhat197f9872016-01-29 15:16:40 -050010#include <asm/arch/clock.h>
11#include <asm/arch/imx-regs.h>
12#include <asm/arch/iomux.h>
13#include <asm/arch/mx6-pins.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060014#include <env.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090015#include <linux/errno.h>
Ian Ray64450942019-01-31 16:21:18 +020016#include <linux/libfdt.h>
Akshay Bhat197f9872016-01-29 15:16:40 -050017#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020018#include <asm/mach-imx/iomux-v3.h>
19#include <asm/mach-imx/boot_mode.h>
20#include <asm/mach-imx/video.h>
Akshay Bhat197f9872016-01-29 15:16:40 -050021#include <mmc.h>
Yangbo Lu73340382019-06-21 11:42:28 +080022#include <fsl_esdhc_imx.h>
Akshay Bhat197f9872016-01-29 15:16:40 -050023#include <miiphy.h>
Martyn Welch18c31ea2018-01-10 20:31:30 +010024#include <net.h>
Akshay Bhat197f9872016-01-29 15:16:40 -050025#include <netdev.h>
26#include <asm/arch/mxc_hdmi.h>
27#include <asm/arch/crm_regs.h>
28#include <asm/io.h>
29#include <asm/arch/sys_proto.h>
Robert Beckett53bab172020-01-31 15:07:54 +020030#include <power/regulator.h>
31#include <power/da9063_pmic.h>
Diego Dorta2661c9c2017-09-22 12:12:18 -030032#include <input.h>
Akshay Bhat5d643622016-04-12 18:13:59 -040033#include <pwm.h>
Ian Ray64450942019-01-31 16:21:18 +020034#include <version.h>
Ian Rayc0293da2017-08-22 09:03:54 +030035#include <stdlib.h>
Robert Beckettf746ab62019-11-12 19:15:11 +000036#include <dm/root.h>
Nandor Hanae3c6d22018-01-10 20:31:38 +010037#include "../common/ge_common.h"
Martyn Welch66697ce2017-11-08 15:35:15 +000038#include "../common/vpd_reader.h"
Hannu Lounento37879682018-01-10 20:31:31 +010039#include "../../../drivers/net/e1000.h"
Denis Zalevskiy0d974712019-11-12 19:15:17 +000040#include <pci.h>
Robert Beckettb2185d22020-01-31 15:07:59 +020041#include <panel.h>
Denis Zalevskiy0d974712019-11-12 19:15:17 +000042
Akshay Bhat197f9872016-01-29 15:16:40 -050043DECLARE_GLOBAL_DATA_PTR;
44
Robert Beckettf746ab62019-11-12 19:15:11 +000045static int confidx; /* Default to generic. */
Nandor Han7a9bb302018-04-25 16:57:01 +020046static struct vpd_cache vpd;
47
Justin Watersef93fc22016-04-13 17:03:18 -040048#define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
49 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
50 PAD_CTL_HYS)
51
Akshay Bhat197f9872016-01-29 15:16:40 -050052#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
53 PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
54
55#define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
56 PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
57
58#define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
59 PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST)
60
Akshay Bhat197f9872016-01-29 15:16:40 -050061#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
62 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
63 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
64
65#define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
66
67int dram_init(void)
68{
Fabio Estevamdd5d4e42016-07-23 13:23:40 -030069 gd->ram_size = imx_ddr_size();
Akshay Bhat197f9872016-01-29 15:16:40 -050070
71 return 0;
72}
73
Akshay Bhat197f9872016-01-29 15:16:40 -050074static int mx6_rgmii_rework(struct phy_device *phydev)
75{
76 /* Configure AR8033 to ouput a 125MHz clk from CLK_25M */
77 /* set device address 0x7 */
78 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
79 /* offset 0x8016: CLK_25M Clock Select */
80 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
81 /* enable register write, no post increment, address 0x7 */
82 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
83 /* set to 125 MHz from local PLL source */
84 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
85
86 /* rgmii tx clock delay enable */
87 /* set debug port address: SerDes Test and System Mode Control */
88 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
89 /* enable rgmii tx clock delay */
Yung-Ching LIN48652c82017-02-21 09:56:56 +080090 /* set the reserved bits to avoid board specific voltage peak issue*/
91 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x3D47);
Akshay Bhat197f9872016-01-29 15:16:40 -050092
93 return 0;
94}
95
96int board_phy_config(struct phy_device *phydev)
97{
98 mx6_rgmii_rework(phydev);
99
100 if (phydev->drv->config)
101 phydev->drv->config(phydev);
102
103 return 0;
104}
105
106#if defined(CONFIG_VIDEO_IPUV3)
Robert Beckettb2185d22020-01-31 15:07:59 +0200107static void do_enable_backlight(struct display_info_t const *dev)
108{
109 struct udevice *panel;
110 int ret;
111
112 ret = uclass_get_device(UCLASS_PANEL, 0, &panel);
113 if (ret) {
114 printf("Could not find panel: %d\n", ret);
115 return;
116 }
117
118 panel_set_backlight(panel, 100);
119 panel_enable_backlight(panel);
120}
Akshay Bhat197f9872016-01-29 15:16:40 -0500121
122static void do_enable_hdmi(struct display_info_t const *dev)
123{
124 imx_enable_hdmi_phy();
125}
126
Ian Ray6eac23f2018-04-25 16:57:02 +0200127static int is_b850v3(void)
Akshay Bhat197f9872016-01-29 15:16:40 -0500128{
Ian Ray6eac23f2018-04-25 16:57:02 +0200129 return confidx == 3;
130}
Akshay Bhat197f9872016-01-29 15:16:40 -0500131
Ian Ray6eac23f2018-04-25 16:57:02 +0200132static int detect_lcd(struct display_info_t const *dev)
133{
134 return !is_b850v3();
Akshay Bhat197f9872016-01-29 15:16:40 -0500135}
136
137struct display_info_t const displays[] = {{
138 .bus = -1,
139 .addr = -1,
140 .pixfmt = IPU_PIX_FMT_RGB24,
Ian Rayf8e4fab2018-04-25 16:56:58 +0200141 .detect = detect_lcd,
Robert Beckettb2185d22020-01-31 15:07:59 +0200142 .enable = do_enable_backlight,
Akshay Bhat197f9872016-01-29 15:16:40 -0500143 .mode = {
144 .name = "G121X1-L03",
145 .refresh = 60,
146 .xres = 1024,
147 .yres = 768,
148 .pixclock = 15385,
149 .left_margin = 20,
150 .right_margin = 300,
151 .upper_margin = 30,
152 .lower_margin = 8,
153 .hsync_len = 1,
154 .vsync_len = 1,
155 .sync = FB_SYNC_EXT,
156 .vmode = FB_VMODE_NONINTERLACED
157} }, {
158 .bus = -1,
159 .addr = 3,
160 .pixfmt = IPU_PIX_FMT_RGB24,
161 .detect = detect_hdmi,
162 .enable = do_enable_hdmi,
163 .mode = {
164 .name = "HDMI",
165 .refresh = 60,
166 .xres = 1024,
167 .yres = 768,
168 .pixclock = 15385,
169 .left_margin = 220,
170 .right_margin = 40,
171 .upper_margin = 21,
172 .lower_margin = 7,
173 .hsync_len = 60,
174 .vsync_len = 10,
175 .sync = FB_SYNC_EXT,
176 .vmode = FB_VMODE_NONINTERLACED
177} } };
178size_t display_count = ARRAY_SIZE(displays);
179
Akshay Bhat3a5b15a2016-04-12 18:13:58 -0400180static void enable_videopll(void)
181{
182 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
183 s32 timeout = 100000;
184
185 setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
186
Ian Ray28540c52018-10-15 09:59:44 +0200187 /* PLL_VIDEO 455MHz (24MHz * (37+11/12) / 2)
188 * |
189 * PLL5
190 * |
191 * CS2CDR[LDB_DI0_CLK_SEL]
192 * |
193 * +----> LDB_DI0_SERIAL_CLK_ROOT
194 * |
195 * +--> CSCMR2[LDB_DI0_IPU_DIV] --> LDB_DI0_IPU 455 / 7 = 65 MHz
196 */
197
Akshay Bhat3a5b15a2016-04-12 18:13:58 -0400198 clrsetbits_le32(&ccm->analog_pll_video,
199 BM_ANADIG_PLL_VIDEO_DIV_SELECT |
200 BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
201 BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
Ian Ray28540c52018-10-15 09:59:44 +0200202 BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1));
Akshay Bhat3a5b15a2016-04-12 18:13:58 -0400203
204 writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
205 writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
206
207 clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
208
209 while (timeout--)
210 if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
211 break;
212
213 if (timeout < 0)
214 printf("Warning: video pll lock timeout!\n");
215
216 clrsetbits_le32(&ccm->analog_pll_video,
217 BM_ANADIG_PLL_VIDEO_BYPASS,
218 BM_ANADIG_PLL_VIDEO_ENABLE);
219}
220
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400221static void setup_display_b850v3(void)
Akshay Bhat197f9872016-01-29 15:16:40 -0500222{
223 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
224 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
Akshay Bhat197f9872016-01-29 15:16:40 -0500225
Akshay Bhat3a5b15a2016-04-12 18:13:58 -0400226 enable_videopll();
227
Ian Ray28540c52018-10-15 09:59:44 +0200228 /* IPU1 DI0 clock is 455MHz / 7 = 65MHz */
229 setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400230
Akshay Bhat197f9872016-01-29 15:16:40 -0500231 imx_setup_hdmi();
232
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400233 /* Set LDB_DI0 as clock source for IPU_DI0 */
234 clrsetbits_le32(&mxc_ccm->chsccdr,
235 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
236 (CHSCCDR_CLK_SEL_LDB_DI0 <<
237 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
Akshay Bhat197f9872016-01-29 15:16:40 -0500238
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400239 /* Turn on IPU LDB DI0 clocks */
240 setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
241
242 enable_ipu_clock();
Akshay Bhat197f9872016-01-29 15:16:40 -0500243
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400244 writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
245 IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
246 IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
247 IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
248 IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
249 IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
250 IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
251 IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
252 IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
253 IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
254 &iomux->gpr[2]);
Akshay Bhat197f9872016-01-29 15:16:40 -0500255
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400256 clrbits_le32(&iomux->gpr[3],
257 IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
258 IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
259 IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
260}
Akshay Bhat197f9872016-01-29 15:16:40 -0500261
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400262static void setup_display_bx50v3(void)
263{
264 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
265 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
Akshay Bhat197f9872016-01-29 15:16:40 -0500266
Ian Ray66395e82018-04-25 16:57:00 +0200267 enable_videopll();
268
Akshay Bhat66027fe2016-04-12 18:14:00 -0400269 /* When a reset/reboot is performed the display power needs to be turned
270 * off for atleast 500ms. The boot time is ~300ms, we need to wait for
271 * an additional 200ms here. Unfortunately we use external PMIC for
272 * doing the reset, so can not differentiate between POR vs soft reset
273 */
274 mdelay(200);
275
Ian Ray28540c52018-10-15 09:59:44 +0200276 /* IPU1 DI0 clock is 455MHz / 7 = 65MHz */
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400277 setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
278
279 /* Set LDB_DI0 as clock source for IPU_DI0 */
280 clrsetbits_le32(&mxc_ccm->chsccdr,
281 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
282 (CHSCCDR_CLK_SEL_LDB_DI0 <<
283 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
284
285 /* Turn on IPU LDB DI0 clocks */
286 setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
287
288 enable_ipu_clock();
289
290 writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
291 IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
292 IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
293 IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
294 IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
295 &iomux->gpr[2]);
296
297 clrsetbits_le32(&iomux->gpr[3],
298 IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
299 (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
300 IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
Akshay Bhat197f9872016-01-29 15:16:40 -0500301}
302#endif /* CONFIG_VIDEO_IPUV3 */
303
304/*
305 * Do not overwrite the console
306 * Use always serial for U-Boot console
307 */
308int overwrite_console(void)
309{
310 return 1;
311}
312
Ian Rayc0293da2017-08-22 09:03:54 +0300313#define VPD_TYPE_INVALID 0x00
314#define VPD_BLOCK_NETWORK 0x20
315#define VPD_BLOCK_HWID 0x44
316#define VPD_PRODUCT_B850 1
317#define VPD_PRODUCT_B650 2
318#define VPD_PRODUCT_B450 3
Martyn Welch18c31ea2018-01-10 20:31:30 +0100319#define VPD_HAS_MAC1 0x1
Hannu Lounento37879682018-01-10 20:31:31 +0100320#define VPD_HAS_MAC2 0x2
Martyn Welch18c31ea2018-01-10 20:31:30 +0100321#define VPD_MAC_ADDRESS_LENGTH 6
Ian Rayc0293da2017-08-22 09:03:54 +0300322
323struct vpd_cache {
Denis Zalevskiy22a347d2018-10-17 10:33:30 +0200324 bool is_read;
Martyn Welch18c31ea2018-01-10 20:31:30 +0100325 u8 product_id;
326 u8 has;
327 unsigned char mac1[VPD_MAC_ADDRESS_LENGTH];
Hannu Lounento37879682018-01-10 20:31:31 +0100328 unsigned char mac2[VPD_MAC_ADDRESS_LENGTH];
Ian Rayc0293da2017-08-22 09:03:54 +0300329};
330
331/*
332 * Extracts MAC and product information from the VPD.
333 */
Denis Zalevskiy22a347d2018-10-17 10:33:30 +0200334static int vpd_callback(struct vpd_cache *vpd, u8 id, u8 version, u8 type,
Martyn Welch18c31ea2018-01-10 20:31:30 +0100335 size_t size, u8 const *data)
Ian Rayc0293da2017-08-22 09:03:54 +0300336{
Martyn Welch18c31ea2018-01-10 20:31:30 +0100337 if (id == VPD_BLOCK_HWID && version == 1 && type != VPD_TYPE_INVALID &&
338 size >= 1) {
Ian Rayc0293da2017-08-22 09:03:54 +0300339 vpd->product_id = data[0];
Martyn Welch18c31ea2018-01-10 20:31:30 +0100340 } else if (id == VPD_BLOCK_NETWORK && version == 1 &&
341 type != VPD_TYPE_INVALID) {
342 if (size >= 6) {
343 vpd->has |= VPD_HAS_MAC1;
344 memcpy(vpd->mac1, data, VPD_MAC_ADDRESS_LENGTH);
345 }
Hannu Lounento37879682018-01-10 20:31:31 +0100346 if (size >= 12) {
347 vpd->has |= VPD_HAS_MAC2;
348 memcpy(vpd->mac2, data + 6, VPD_MAC_ADDRESS_LENGTH);
349 }
Ian Rayc0293da2017-08-22 09:03:54 +0300350 }
351
352 return 0;
353}
354
Ian Rayc0293da2017-08-22 09:03:54 +0300355static void process_vpd(struct vpd_cache *vpd)
356{
Denis Zalevskiy0d974712019-11-12 19:15:17 +0000357 int fec_index = 0;
Hannu Lounento37879682018-01-10 20:31:31 +0100358 int i210_index = -1;
Martyn Welch18c31ea2018-01-10 20:31:30 +0100359
Denis Zalevskiy22a347d2018-10-17 10:33:30 +0200360 if (!vpd->is_read) {
361 printf("VPD wasn't read");
362 return;
363 }
364
Denis Zalevskiy0d974712019-11-12 19:15:17 +0000365 if (vpd->has & VPD_HAS_MAC1)
366 eth_env_set_enetaddr_by_index("eth", fec_index, vpd->mac1);
367
368 env_set("ethact", "eth0");
369
Martyn Welch18c31ea2018-01-10 20:31:30 +0100370 switch (vpd->product_id) {
371 case VPD_PRODUCT_B450:
Ian Rayb52e2522018-01-10 20:31:33 +0100372 env_set("confidx", "1");
Denis Zalevskiy0d974712019-11-12 19:15:17 +0000373 i210_index = 1;
Ian Rayb52e2522018-01-10 20:31:33 +0100374 break;
375 case VPD_PRODUCT_B650:
376 env_set("confidx", "2");
Denis Zalevskiy0d974712019-11-12 19:15:17 +0000377 i210_index = 1;
Martyn Welch18c31ea2018-01-10 20:31:30 +0100378 break;
379 case VPD_PRODUCT_B850:
Nandor Hanf335ae92018-04-25 16:56:59 +0200380 env_set("confidx", "3");
Denis Zalevskiy0d974712019-11-12 19:15:17 +0000381 i210_index = 2;
Martyn Welch18c31ea2018-01-10 20:31:30 +0100382 break;
Ian Rayc0293da2017-08-22 09:03:54 +0300383 }
Martyn Welch18c31ea2018-01-10 20:31:30 +0100384
Hannu Lounento37879682018-01-10 20:31:31 +0100385 if (i210_index >= 0 && (vpd->has & VPD_HAS_MAC2))
386 eth_env_set_enetaddr_by_index("eth", i210_index, vpd->mac2);
Ian Rayc0293da2017-08-22 09:03:54 +0300387}
388
Akshay Bhat197f9872016-01-29 15:16:40 -0500389static iomux_v3_cfg_t const misc_pads[] = {
390 MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
Justin Watersef93fc22016-04-13 17:03:18 -0400391 MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NC_PAD_CTRL),
392 MX6_PAD_EIM_CS0__GPIO2_IO23 | MUX_PAD_CTRL(NC_PAD_CTRL),
393 MX6_PAD_EIM_CS1__GPIO2_IO24 | MUX_PAD_CTRL(NC_PAD_CTRL),
394 MX6_PAD_EIM_OE__GPIO2_IO25 | MUX_PAD_CTRL(NC_PAD_CTRL),
395 MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NC_PAD_CTRL),
396 MX6_PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NC_PAD_CTRL),
Martyn Welch110f5d92018-01-10 20:31:32 +0100397 MX6_PAD_GPIO_9__WDOG1_B | MUX_PAD_CTRL(NC_PAD_CTRL),
Akshay Bhat197f9872016-01-29 15:16:40 -0500398};
399#define SUS_S3_OUT IMX_GPIO_NR(4, 11)
400#define WIFI_EN IMX_GPIO_NR(6, 14)
401
402int board_early_init_f(void)
403{
404 imx_iomux_v3_setup_multiple_pads(misc_pads,
405 ARRAY_SIZE(misc_pads));
406
Akshay Bhat3a5b15a2016-04-12 18:13:58 -0400407#if defined(CONFIG_VIDEO_IPUV3)
Ian Ray28540c52018-10-15 09:59:44 +0200408 /* Set LDB clock to Video PLL */
409 select_ldb_di_clock_source(MXC_PLL5_CLK);
Akshay Bhat3a5b15a2016-04-12 18:13:58 -0400410#endif
Akshay Bhat197f9872016-01-29 15:16:40 -0500411 return 0;
412}
413
Nandor Han7a9bb302018-04-25 16:57:01 +0200414static void set_confidx(const struct vpd_cache* vpd)
415{
416 switch (vpd->product_id) {
417 case VPD_PRODUCT_B450:
418 confidx = 1;
419 break;
420 case VPD_PRODUCT_B650:
421 confidx = 2;
422 break;
423 case VPD_PRODUCT_B850:
424 confidx = 3;
425 break;
426 }
427}
428
Akshay Bhat197f9872016-01-29 15:16:40 -0500429int board_init(void)
430{
Denis Zalevskiy22a347d2018-10-17 10:33:30 +0200431 if (!read_vpd(&vpd, vpd_callback)) {
Robert Beckettf746ab62019-11-12 19:15:11 +0000432 int ret, rescan;
433
Denis Zalevskiy22a347d2018-10-17 10:33:30 +0200434 vpd.is_read = true;
435 set_confidx(&vpd);
Robert Beckettf746ab62019-11-12 19:15:11 +0000436
437 ret = fdtdec_resetup(&rescan);
438 if (!ret && rescan) {
439 dm_uninit();
440 dm_init_and_scan(false);
441 }
Denis Zalevskiy22a347d2018-10-17 10:33:30 +0200442 }
Nandor Han7a9bb302018-04-25 16:57:01 +0200443
Ian Ray5f1e3442019-01-31 16:21:13 +0200444 gpio_request(SUS_S3_OUT, "sus_s3_out");
Akshay Bhat197f9872016-01-29 15:16:40 -0500445 gpio_direction_output(SUS_S3_OUT, 1);
Ian Ray5f1e3442019-01-31 16:21:13 +0200446
447 gpio_request(WIFI_EN, "wifi_en");
Akshay Bhat197f9872016-01-29 15:16:40 -0500448 gpio_direction_output(WIFI_EN, 1);
Ian Ray5f1e3442019-01-31 16:21:13 +0200449
Akshay Bhat197f9872016-01-29 15:16:40 -0500450#if defined(CONFIG_VIDEO_IPUV3)
Ian Ray6eac23f2018-04-25 16:57:02 +0200451 if (is_b850v3())
Akshay Bhatcc4e4b62016-04-12 18:13:57 -0400452 setup_display_b850v3();
453 else
454 setup_display_bx50v3();
Akshay Bhat197f9872016-01-29 15:16:40 -0500455#endif
Ian Ray5f1e3442019-01-31 16:21:13 +0200456
Akshay Bhat197f9872016-01-29 15:16:40 -0500457 /* address of boot parameters */
458 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
459
Akshay Bhat197f9872016-01-29 15:16:40 -0500460 return 0;
461}
462
463#ifdef CONFIG_CMD_BMODE
464static const struct boot_mode board_boot_modes[] = {
465 /* 4 bit bus width */
466 {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
467 {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
468 {NULL, 0},
469};
470#endif
471
Ken Linc7219fc2016-11-18 12:20:54 -0500472void pmic_init(void)
473{
Robert Beckett53bab172020-01-31 15:07:54 +0200474 struct udevice *reg;
475 int ret, i;
476 static const char * const bucks[] = {
477 "bcore1",
478 "bcore2",
479 "bpro",
480 "bmem",
481 "bio",
482 "bperi",
483 };
Ken Linc7219fc2016-11-18 12:20:54 -0500484
Robert Beckett53bab172020-01-31 15:07:54 +0200485 for (i = 0; i < ARRAY_SIZE(bucks); i++) {
486 ret = regulator_get_by_devname(bucks[i], &reg);
487 if (reg < 0) {
488 printf("%s(): Unable to get regulator %s: %d\n",
489 __func__, bucks[i], ret);
490 continue;
491 }
492 regulator_set_mode(reg, DA9063_BUCKMODE_SYNC);
493 }
Ken Linc7219fc2016-11-18 12:20:54 -0500494}
495
Akshay Bhat197f9872016-01-29 15:16:40 -0500496int board_late_init(void)
497{
Nandor Han7a9bb302018-04-25 16:57:01 +0200498 process_vpd(&vpd);
Martyn Welch18c31ea2018-01-10 20:31:30 +0100499
Akshay Bhat197f9872016-01-29 15:16:40 -0500500#ifdef CONFIG_CMD_BMODE
501 add_board_boot_modes(board_boot_modes);
502#endif
Andrew Shadurac26583d2016-05-24 15:56:17 +0200503
Ian Rayd8c60992018-04-25 16:57:03 +0200504 if (is_b850v3())
505 env_set("videoargs", "video=DP-1:1024x768@60 video=HDMI-A-1:1024x768@60");
Ian Ray476e4e62018-10-15 09:59:45 +0200506 else
507 env_set("videoargs", "video=LVDS-1:1024x768@65");
Ian Rayd8c60992018-04-25 16:57:03 +0200508
Ken Linc7219fc2016-11-18 12:20:54 -0500509 /* board specific pmic init */
510 pmic_init();
511
Nandor Hanae3c6d22018-01-10 20:31:38 +0100512 check_time();
513
Denis Zalevskiy0d974712019-11-12 19:15:17 +0000514 pci_init();
515
Akshay Bhat197f9872016-01-29 15:16:40 -0500516 return 0;
517}
518
Hannu Lounento37879682018-01-10 20:31:31 +0100519/*
520 * Removes the 'eth[0-9]*addr' environment variable with the given index
521 *
522 * @param index [in] the index of the eth_device whose variable is to be removed
523 */
524static void remove_ethaddr_env_var(int index)
525{
526 char env_var_name[9];
527
528 sprintf(env_var_name, index == 0 ? "ethaddr" : "eth%daddr", index);
529 env_set(env_var_name, NULL);
530}
531
Martyn Welch18c31ea2018-01-10 20:31:30 +0100532int last_stage_init(void)
533{
Hannu Lounento37879682018-01-10 20:31:31 +0100534 int i;
535
536 /*
537 * Remove first three ethaddr which may have been created by
538 * function process_vpd().
539 */
540 for (i = 0; i < 3; ++i)
541 remove_ethaddr_env_var(i);
Martyn Welch18c31ea2018-01-10 20:31:30 +0100542
543 return 0;
544}
545
Akshay Bhat197f9872016-01-29 15:16:40 -0500546int checkboard(void)
547{
548 printf("BOARD: %s\n", CONFIG_BOARD_NAME);
549 return 0;
550}
Ian Ray40133682018-04-04 10:50:17 +0200551
Ian Ray64450942019-01-31 16:21:18 +0200552#ifdef CONFIG_OF_BOARD_SETUP
553int ft_board_setup(void *blob, bd_t *bd)
554{
Ian Rayc69217c2019-11-12 19:15:18 +0000555 char *rtc_status = env_get("rtc_status");
556
Ian Ray64450942019-01-31 16:21:18 +0200557 fdt_setprop(blob, 0, "ge,boot-ver", version_string,
Ian Rayc69217c2019-11-12 19:15:18 +0000558 strlen(version_string) + 1);
559
560 fdt_setprop(blob, 0, "ge,rtc-status", rtc_status,
561 strlen(rtc_status) + 1);
Ian Ray64450942019-01-31 16:21:18 +0200562 return 0;
563}
564#endif
565
Robert Beckettf746ab62019-11-12 19:15:11 +0000566int board_fit_config_name_match(const char *name)
567{
568 if (!vpd.is_read)
569 return strcmp(name, "imx6q-bx50v3");
570
571 switch (vpd.product_id) {
572 case VPD_PRODUCT_B450:
573 return strcmp(name, "imx6q-b450v3");
574 case VPD_PRODUCT_B650:
575 return strcmp(name, "imx6q-b650v3");
576 case VPD_PRODUCT_B850:
577 return strcmp(name, "imx6q-b850v3");
578 default:
579 return -1;
580 }
581}
582
583int embedded_dtb_select(void)
584{
585 vpd.is_read = false;
586 return fdtdec_setup();
587}