blob: 99ee78b885b6b431c013826f53262ccefdd96f98 [file] [log] [blame]
stroesea9484a92004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroesea9484a92004-12-16 18:05:42 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
stroesea9484a92004-12-16 18:05:42 +000011#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
stroesea9484a92004-12-16 18:05:42 +000018#define CONFIG_405EP 1 /* This is a PPC405 CPU */
stroesea9484a92004-12-16 18:05:42 +000019#define CONFIG_VOM405 1 /* ...on a VOM405 board */
20
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021#define CONFIG_SYS_TEXT_BASE 0xFFFC8000
Matthias Fuchs6e4b1c82015-01-12 22:47:35 +010022#define CONFIG_SYS_GENERIC_BOARD
23#define CONFIG_DISPLAY_BOARDINFO
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020024
stroesea9484a92004-12-16 18:05:42 +000025#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
26#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
27
28#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
29
30#define CONFIG_BAUDRATE 9600
31#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
32
33#undef CONFIG_BOOTARGS
34#undef CONFIG_BOOTCOMMAND
35
36#define CONFIG_PREBOOT /* enable preboot variable */
37
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea9484a92004-12-16 18:05:42 +000039
Stefan Roesef2303272005-11-15 10:35:59 +010040#undef CONFIG_HAS_ETH1
41
Ben Warren3a918a62008-10-27 23:50:15 -070042#define CONFIG_PPC4xx_EMAC
stroesea9484a92004-12-16 18:05:42 +000043#define CONFIG_MII 1 /* MII PHY management */
44#define CONFIG_PHY_ADDR 0 /* PHY address */
45#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Stefan Roesef2303272005-11-15 10:35:59 +010046#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea9484a92004-12-16 18:05:42 +000047
Jon Loeliger530ca672007-07-09 21:38:02 -050048/*
49 * BOOTP options
50 */
51#define CONFIG_BOOTP_SUBNETMASK
52#define CONFIG_BOOTP_GATEWAY
53#define CONFIG_BOOTP_HOSTNAME
54#define CONFIG_BOOTP_BOOTPATH
55#define CONFIG_BOOTP_DNS
56#define CONFIG_BOOTP_DNS2
57#define CONFIG_BOOTP_SEND_HOSTNAME
stroesea9484a92004-12-16 18:05:42 +000058
Jon Loeliger21616192007-07-08 15:31:57 -050059/*
60 * Command line configuration.
61 */
Jon Loeliger21616192007-07-08 15:31:57 -050062#define CONFIG_CMD_DHCP
63#define CONFIG_CMD_BSP
Jon Loeliger21616192007-07-08 15:31:57 -050064#define CONFIG_CMD_IRQ
Jon Loeliger21616192007-07-08 15:31:57 -050065#define CONFIG_CMD_I2C
66#define CONFIG_CMD_MII
67#define CONFIG_CMD_PING
68#define CONFIG_CMD_EEPROM
69
Matthias Fuchs335634a2008-09-02 15:07:51 +020070#define CONFIG_OF_LIBFDT
71#define CONFIG_OF_BOARD_SETUP
stroesea9484a92004-12-16 18:05:42 +000072
73#undef CONFIG_WATCHDOG /* watchdog disabled */
74
75#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
76
77#undef CONFIG_PRAM /* no "protected RAM" */
78
79/*
80 * Miscellaneous configurable options
81 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroesea9484a92004-12-16 18:05:42 +000083
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
stroesea9484a92004-12-16 18:05:42 +000085
Jon Loeliger21616192007-07-08 15:31:57 -050086#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000088#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000090#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
92#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
93#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea9484a92004-12-16 18:05:42 +000094
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea9484a92004-12-16 18:05:42 +000096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea9484a92004-12-16 18:05:42 +000098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
100#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea9484a92004-12-16 18:05:42 +0000101
Stefan Roese3ddce572010-09-20 16:05:31 +0200102#define CONFIG_CONS_INDEX 1 /* Use UART0 */
103#define CONFIG_SYS_NS16550
104#define CONFIG_SYS_NS16550_SERIAL
105#define CONFIG_SYS_NS16550_REG_SIZE 1
106#define CONFIG_SYS_NS16550_CLK get_serial_clock()
107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_BASE_BAUD 691200
stroesea9484a92004-12-16 18:05:42 +0000110
111/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_BAUDRATE_TABLE \
stroesea9484a92004-12-16 18:05:42 +0000113 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
114 57600, 115200, 230400, 460800, 921600 }
115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
117#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea9484a92004-12-16 18:05:42 +0000118
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200119#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea9484a92004-12-16 18:05:42 +0000120#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
121
122#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea9484a92004-12-16 18:05:42 +0000125
stroesea9484a92004-12-16 18:05:42 +0000126/*
127 * For booting Linux, the board info and command line data
128 * have to be in the first 8 MB of memory, since this is
129 * the maximum mapped by the Linux kernel during initialization.
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200132/*
stroesea9484a92004-12-16 18:05:42 +0000133 * FLASH organization
134 */
135#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
138#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesea9484a92004-12-16 18:05:42 +0000139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
141#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroesea9484a92004-12-16 18:05:42 +0000142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
144#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
145#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesea9484a92004-12-16 18:05:42 +0000146/*
147 * The following defines are added for buggy IOP480 byte interface.
148 * All other boards should use the standard values (CPCI405 etc.)
149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
151#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
152#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesea9484a92004-12-16 18:05:42 +0000153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea9484a92004-12-16 18:05:42 +0000155
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200156/*
stroesea9484a92004-12-16 18:05:42 +0000157 * Start addresses for the final memory configuration
158 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea9484a92004-12-16 18:05:42 +0000160 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200162#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200163#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
164#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200165#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
stroesea9484a92004-12-16 18:05:42 +0000166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
168# define CONFIG_SYS_RAMBOOT 1
stroesea9484a92004-12-16 18:05:42 +0000169#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170# undef CONFIG_SYS_RAMBOOT
stroesea9484a92004-12-16 18:05:42 +0000171#endif
172
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200173/*
stroesea9484a92004-12-16 18:05:42 +0000174 * Environment Variable setup
175 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200176#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200177#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
178#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroesea9484a92004-12-16 18:05:42 +0000179 /* total size of a CAT24WC16 is 2048 bytes */
180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
182#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesea9484a92004-12-16 18:05:42 +0000183
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200184/*
stroesea9484a92004-12-16 18:05:42 +0000185 * I2C EEPROM (CAT24WC16) for environment
186 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000187#define CONFIG_SYS_I2C
188#define CONFIG_SYS_I2C_PPC4XX
189#define CONFIG_SYS_I2C_PPC4XX_CH0
190#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
191#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroesea9484a92004-12-16 18:05:42 +0000192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
194#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroesea9484a92004-12-16 18:05:42 +0000195/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
197#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea9484a92004-12-16 18:05:42 +0000198 /* 16 byte page write mode using*/
199 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea9484a92004-12-16 18:05:42 +0000201
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200202/*
stroesea9484a92004-12-16 18:05:42 +0000203 * External Bus Controller (EBC) Setup
204 */
stroesea9484a92004-12-16 18:05:42 +0000205#define CAN_BA 0xF0000000 /* CAN Base Address */
206
207/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_EBC_PB0AP 0x92015480
209#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesea9484a92004-12-16 18:05:42 +0000210
211/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
213#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesea9484a92004-12-16 18:05:42 +0000214
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200215/*
stroesea9484a92004-12-16 18:05:42 +0000216 * FPGA stuff
217 */
Matthias Fuchs3256ccc2009-04-29 09:50:59 +0200218#define CONFIG_SYS_XSVF_DEFAULT_ADDR 0xfffc0000
stroesea9484a92004-12-16 18:05:42 +0000219
220/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
222#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
223#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
224#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
225#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
stroesea9484a92004-12-16 18:05:42 +0000226
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200227/*
stroesea9484a92004-12-16 18:05:42 +0000228 * Definitions for initial stack pointer and data area (in data cache)
229 */
230/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea9484a92004-12-16 18:05:42 +0000232
233/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
235#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
236#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200237#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroesea9484a92004-12-16 18:05:42 +0000238
Wolfgang Denk0191e472010-10-26 14:34:52 +0200239#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea9484a92004-12-16 18:05:42 +0000241
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200242/*
stroesea9484a92004-12-16 18:05:42 +0000243 * Definitions for GPIO setup (PPC405EP specific)
244 *
245 * GPIO0[0] - External Bus Controller BLAST output
246 * GPIO0[1-9] - Instruction trace outputs -> GPIO
247 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
248 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
249 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
250 * GPIO0[24-27] - UART0 control signal inputs/outputs
251 * GPIO0[28-29] - UART1 data signal input/output
252 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
253 */
254/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
255/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
256/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
257/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
Stefan Roese8cb251a2010-09-12 06:21:37 +0200258#define CONFIG_SYS_GPIO0_OSRL 0x40000500 /* 0 ... 15 */
259#define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */
260#define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */
261#define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */
262#define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */
263#define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
stroesea9484a92004-12-16 18:05:42 +0000265
266/*
stroesea9484a92004-12-16 18:05:42 +0000267 * Default speed selection (cpu_plb_opb_ebc) in mhz.
268 * This value will be set if iic boot eprom is disabled.
269 */
stroesea9484a92004-12-16 18:05:42 +0000270#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
271#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroesea9484a92004-12-16 18:05:42 +0000272
273#endif /* __CONFIG_H */