blob: 43404fc5e41c8a00e7e6aea78f00d7113f4612e8 [file] [log] [blame]
stroesea9484a92004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_VOM405 1 /* ...on a VOM405 board */
39
40#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
42
43#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
52
53#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
54
Stefan Roesef2303272005-11-15 10:35:59 +010055#define CONFIG_NET_MULTI 1
56#undef CONFIG_HAS_ETH1
57
stroesea9484a92004-12-16 18:05:42 +000058#define CONFIG_MII 1 /* MII PHY management */
59#define CONFIG_PHY_ADDR 0 /* PHY address */
60#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Stefan Roesef2303272005-11-15 10:35:59 +010061#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea9484a92004-12-16 18:05:42 +000062
Jon Loeliger530ca672007-07-09 21:38:02 -050063/*
64 * BOOTP options
65 */
66#define CONFIG_BOOTP_SUBNETMASK
67#define CONFIG_BOOTP_GATEWAY
68#define CONFIG_BOOTP_HOSTNAME
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_DNS
71#define CONFIG_BOOTP_DNS2
72#define CONFIG_BOOTP_SEND_HOSTNAME
stroesea9484a92004-12-16 18:05:42 +000073
stroesea9484a92004-12-16 18:05:42 +000074
Jon Loeliger21616192007-07-08 15:31:57 -050075/*
76 * Command line configuration.
77 */
78#include <config_cmd_default.h>
79
80#define CONFIG_CMD_DHCP
81#define CONFIG_CMD_BSP
82#define CONFIG_CMD_PCI
83#define CONFIG_CMD_IRQ
84#define CONFIG_CMD_ELF
85#define CONFIG_CMD_I2C
86#define CONFIG_CMD_MII
87#define CONFIG_CMD_PING
88#define CONFIG_CMD_EEPROM
89
Matthias Fuchs335634a2008-09-02 15:07:51 +020090#define CONFIG_OF_LIBFDT
91#define CONFIG_OF_BOARD_SETUP
stroesea9484a92004-12-16 18:05:42 +000092
93#undef CONFIG_WATCHDOG /* watchdog disabled */
94
95#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
96
97#undef CONFIG_PRAM /* no "protected RAM" */
98
99/*
100 * Miscellaneous configurable options
101 */
102#define CFG_LONGHELP /* undef to save memory */
103#define CFG_PROMPT "=> " /* Monitor Command Prompt */
104
105#undef CFG_HUSH_PARSER /* use "hush" command parser */
106#ifdef CFG_HUSH_PARSER
107#define CFG_PROMPT_HUSH_PS2 "> "
108#endif
109
Jon Loeliger21616192007-07-08 15:31:57 -0500110#if defined(CONFIG_CMD_KGDB)
stroesea9484a92004-12-16 18:05:42 +0000111#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
112#else
113#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
114#endif
115#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
116#define CFG_MAXARGS 16 /* max number of command args */
117#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
118
119#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
120
121#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
122
123#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
124#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
125
126#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
127#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
128#define CFG_BASE_BAUD 691200
129#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
130
131/* The following table includes the supported baudrates */
132#define CFG_BAUDRATE_TABLE \
133 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
134 57600, 115200, 230400, 460800, 921600 }
135
136#define CFG_LOAD_ADDR 0x100000 /* default load address */
137#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
138
139#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
140
141#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
142
143#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
144
145#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
146
147/*-----------------------------------------------------------------------
148 * PCI stuff
149 *-----------------------------------------------------------------------
150 */
151#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
152#define PCI_HOST_FORCE 1 /* configure as pci host */
153#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
154
155#define CONFIG_PCI /* include pci support */
156#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
157#undef CONFIG_PCI_PNP /* do pci plug-and-play */
158 /* resource configuration */
159
160#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
161
162#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
163#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
164#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
165#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
166#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
167#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
168#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
169#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
170#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
171
172/*
173 * For booting Linux, the board info and command line data
174 * have to be in the first 8 MB of memory, since this is
175 * the maximum mapped by the Linux kernel during initialization.
176 */
177#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
178/*-----------------------------------------------------------------------
179 * FLASH organization
180 */
181#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
182
183#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
184#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
185
186#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
187#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
188
189#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
190#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
191#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
192/*
193 * The following defines are added for buggy IOP480 byte interface.
194 * All other boards should use the standard values (CPCI405 etc.)
195 */
196#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
197#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
198#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
199
200#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
201
202#if 0 /* test-only */
203#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
204#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
205#endif
206
207/*-----------------------------------------------------------------------
208 * Start addresses for the final memory configuration
209 * (Set up by the startup code)
210 * Please note that CFG_SDRAM_BASE _must_ start at 0
211 */
212#define CFG_SDRAM_BASE 0x00000000
213#define CFG_FLASH_BASE 0xFFFC0000
214#define CFG_MONITOR_BASE TEXT_BASE
215#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
216#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
217
218#if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
219# define CFG_RAMBOOT 1
220#else
221# undef CFG_RAMBOOT
222#endif
223
224/*-----------------------------------------------------------------------
225 * Environment Variable setup
226 */
227#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
228#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
229#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
230 /* total size of a CAT24WC16 is 2048 bytes */
231
232#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
233#define CFG_NVRAM_SIZE 242 /* NVRAM size */
234
235/*-----------------------------------------------------------------------
236 * I2C EEPROM (CAT24WC16) for environment
237 */
238#define CONFIG_HARD_I2C /* I2c with hardware support */
239#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
240#define CFG_I2C_SLAVE 0x7F
241
242#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
243#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
244/* mask of address bits that overflow into the "EEPROM chip address" */
245#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
246#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
247 /* 16 byte page write mode using*/
248 /* last 4 bits of the address */
249#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
250#define CFG_EEPROM_PAGE_WRITE_ENABLE
251
252/*-----------------------------------------------------------------------
stroesea9484a92004-12-16 18:05:42 +0000253 * External Bus Controller (EBC) Setup
254 */
255
256#define CAN_BA 0xF0000000 /* CAN Base Address */
257
258/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
259#define CFG_EBC_PB0AP 0x92015480
260#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
261
262/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
263#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
264#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
265
266/*-----------------------------------------------------------------------
267 * FPGA stuff
268 */
269#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
270#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
271
272/* FPGA program pin configuration */
273#define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
274#define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
275#define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
276#define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */
277#define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
278
279/*-----------------------------------------------------------------------
280 * Definitions for initial stack pointer and data area (in data cache)
281 */
282/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
283#define CFG_TEMP_STACK_OCM 1
284
285/* On Chip Memory location */
286#define CFG_OCM_DATA_ADDR 0xF8000000
287#define CFG_OCM_DATA_SIZE 0x1000
288#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
289#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
290
291#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
292#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
293#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
294
295/*-----------------------------------------------------------------------
296 * Definitions for GPIO setup (PPC405EP specific)
297 *
298 * GPIO0[0] - External Bus Controller BLAST output
299 * GPIO0[1-9] - Instruction trace outputs -> GPIO
300 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
301 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
302 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
303 * GPIO0[24-27] - UART0 control signal inputs/outputs
304 * GPIO0[28-29] - UART1 data signal input/output
305 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
306 */
307/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
308/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
309/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
310/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
311#define CFG_GPIO0_OSRH 0x40000500 /* 0 ... 15 */
312#define CFG_GPIO0_OSRL 0x00000110 /* 16 ... 31 */
313#define CFG_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */
314#define CFG_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */
315#define CFG_GPIO0_TSRH 0x00000000 /* 0 ... 15 */
316#define CFG_GPIO0_TSRL 0x00000000 /* 16 ... 31 */
317#define CFG_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
318
319/*
320 * Internal Definitions
321 *
322 * Boot Flags
323 */
324#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
325#define BOOTFLAG_WARM 0x02 /* Software reboot */
326
327/*
328 * Default speed selection (cpu_plb_opb_ebc) in mhz.
329 * This value will be set if iic boot eprom is disabled.
330 */
331#if 0
332#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
333#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
334#endif
335#if 0
336#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
337#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
338#endif
339#if 1
340#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
341#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
342#endif
343
344#endif /* __CONFIG_H */