blob: 90efc6d811de283d25c74b2a8ce3827d16f4ca39 [file] [log] [blame]
stroesea9484a92004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
stroesea9484a92004-12-16 18:05:42 +000027#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
stroesea9484a92004-12-16 18:05:42 +000034#define CONFIG_405EP 1 /* This is a PPC405 CPU */
35#define CONFIG_4xx 1 /* ...member of PPC4xx family */
36#define CONFIG_VOM405 1 /* ...on a VOM405 board */
37
38#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
39#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
40
41#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
42
43#define CONFIG_BAUDRATE 9600
44#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
45
46#undef CONFIG_BOOTARGS
47#undef CONFIG_BOOTCOMMAND
48
49#define CONFIG_PREBOOT /* enable preboot variable */
50
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea9484a92004-12-16 18:05:42 +000052
Stefan Roesef2303272005-11-15 10:35:59 +010053#define CONFIG_NET_MULTI 1
54#undef CONFIG_HAS_ETH1
55
Ben Warren3a918a62008-10-27 23:50:15 -070056#define CONFIG_PPC4xx_EMAC
stroesea9484a92004-12-16 18:05:42 +000057#define CONFIG_MII 1 /* MII PHY management */
58#define CONFIG_PHY_ADDR 0 /* PHY address */
59#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Stefan Roesef2303272005-11-15 10:35:59 +010060#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea9484a92004-12-16 18:05:42 +000061
Jon Loeliger530ca672007-07-09 21:38:02 -050062/*
63 * BOOTP options
64 */
65#define CONFIG_BOOTP_SUBNETMASK
66#define CONFIG_BOOTP_GATEWAY
67#define CONFIG_BOOTP_HOSTNAME
68#define CONFIG_BOOTP_BOOTPATH
69#define CONFIG_BOOTP_DNS
70#define CONFIG_BOOTP_DNS2
71#define CONFIG_BOOTP_SEND_HOSTNAME
stroesea9484a92004-12-16 18:05:42 +000072
Jon Loeliger21616192007-07-08 15:31:57 -050073/*
74 * Command line configuration.
75 */
76#include <config_cmd_default.h>
77
78#define CONFIG_CMD_DHCP
79#define CONFIG_CMD_BSP
Jon Loeliger21616192007-07-08 15:31:57 -050080#define CONFIG_CMD_IRQ
81#define CONFIG_CMD_ELF
82#define CONFIG_CMD_I2C
83#define CONFIG_CMD_MII
84#define CONFIG_CMD_PING
85#define CONFIG_CMD_EEPROM
86
Matthias Fuchs335634a2008-09-02 15:07:51 +020087#define CONFIG_OF_LIBFDT
88#define CONFIG_OF_BOARD_SETUP
stroesea9484a92004-12-16 18:05:42 +000089
90#undef CONFIG_WATCHDOG /* watchdog disabled */
91
92#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
93
94#undef CONFIG_PRAM /* no "protected RAM" */
95
96/*
97 * Miscellaneous configurable options
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_LONGHELP /* undef to save memory */
100#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stroesea9484a92004-12-16 18:05:42 +0000101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
103#ifdef CONFIG_SYS_HUSH_PARSER
104#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
stroesea9484a92004-12-16 18:05:42 +0000105#endif
106
Jon Loeliger21616192007-07-08 15:31:57 -0500107#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea9484a92004-12-16 18:05:42 +0000109#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea9484a92004-12-16 18:05:42 +0000111#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
113#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
114#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea9484a92004-12-16 18:05:42 +0000115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea9484a92004-12-16 18:05:42 +0000117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea9484a92004-12-16 18:05:42 +0000119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
121#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea9484a92004-12-16 18:05:42 +0000122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
124#define CONFIG_SYS_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
125#define CONFIG_SYS_BASE_BAUD 691200
stroesea9484a92004-12-16 18:05:42 +0000126#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
127
128/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_BAUDRATE_TABLE \
stroesea9484a92004-12-16 18:05:42 +0000130 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
131 57600, 115200, 230400, 460800, 921600 }
132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
134#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea9484a92004-12-16 18:05:42 +0000135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesea9484a92004-12-16 18:05:42 +0000137
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200138#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea9484a92004-12-16 18:05:42 +0000139#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
140
141#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea9484a92004-12-16 18:05:42 +0000144
stroesea9484a92004-12-16 18:05:42 +0000145/*
146 * For booting Linux, the board info and command line data
147 * have to be in the first 8 MB of memory, since this is
148 * the maximum mapped by the Linux kernel during initialization.
149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200151/*
stroesea9484a92004-12-16 18:05:42 +0000152 * FLASH organization
153 */
154#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
157#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesea9484a92004-12-16 18:05:42 +0000158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
160#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroesea9484a92004-12-16 18:05:42 +0000161
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
163#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
164#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesea9484a92004-12-16 18:05:42 +0000165/*
166 * The following defines are added for buggy IOP480 byte interface.
167 * All other boards should use the standard values (CPCI405 etc.)
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
170#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
171#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesea9484a92004-12-16 18:05:42 +0000172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea9484a92004-12-16 18:05:42 +0000174
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200175/*
stroesea9484a92004-12-16 18:05:42 +0000176 * Start addresses for the final memory configuration
177 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea9484a92004-12-16 18:05:42 +0000179 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_SDRAM_BASE 0x00000000
181#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
182#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
183#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
184#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesea9484a92004-12-16 18:05:42 +0000185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
187# define CONFIG_SYS_RAMBOOT 1
stroesea9484a92004-12-16 18:05:42 +0000188#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189# undef CONFIG_SYS_RAMBOOT
stroesea9484a92004-12-16 18:05:42 +0000190#endif
191
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200192/*
stroesea9484a92004-12-16 18:05:42 +0000193 * Environment Variable setup
194 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200195#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200196#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
197#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroesea9484a92004-12-16 18:05:42 +0000198 /* total size of a CAT24WC16 is 2048 bytes */
199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
201#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesea9484a92004-12-16 18:05:42 +0000202
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200203/*
stroesea9484a92004-12-16 18:05:42 +0000204 * I2C EEPROM (CAT24WC16) for environment
205 */
206#define CONFIG_HARD_I2C /* I2c with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
208#define CONFIG_SYS_I2C_SLAVE 0x7F
stroesea9484a92004-12-16 18:05:42 +0000209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
211#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroesea9484a92004-12-16 18:05:42 +0000212/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
214#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea9484a92004-12-16 18:05:42 +0000215 /* 16 byte page write mode using*/
216 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea9484a92004-12-16 18:05:42 +0000218
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200219/*
stroesea9484a92004-12-16 18:05:42 +0000220 * External Bus Controller (EBC) Setup
221 */
stroesea9484a92004-12-16 18:05:42 +0000222#define CAN_BA 0xF0000000 /* CAN Base Address */
223
224/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_EBC_PB0AP 0x92015480
226#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesea9484a92004-12-16 18:05:42 +0000227
228/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
230#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesea9484a92004-12-16 18:05:42 +0000231
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200232/*
stroesea9484a92004-12-16 18:05:42 +0000233 * FPGA stuff
234 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
236#define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
stroesea9484a92004-12-16 18:05:42 +0000237
238/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
240#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
241#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
242#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
243#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
stroesea9484a92004-12-16 18:05:42 +0000244
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200245/*
stroesea9484a92004-12-16 18:05:42 +0000246 * Definitions for initial stack pointer and data area (in data cache)
247 */
248/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea9484a92004-12-16 18:05:42 +0000250
251/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
253#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
254#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
255#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
stroesea9484a92004-12-16 18:05:42 +0000256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
258#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
259#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea9484a92004-12-16 18:05:42 +0000260
Matthias Fuchse7772cf2008-09-02 15:07:54 +0200261/*
stroesea9484a92004-12-16 18:05:42 +0000262 * Definitions for GPIO setup (PPC405EP specific)
263 *
264 * GPIO0[0] - External Bus Controller BLAST output
265 * GPIO0[1-9] - Instruction trace outputs -> GPIO
266 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
267 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
268 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
269 * GPIO0[24-27] - UART0 control signal inputs/outputs
270 * GPIO0[28-29] - UART1 data signal input/output
271 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
272 */
273/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
274/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
275/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
276/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_GPIO0_OSRH 0x40000500 /* 0 ... 15 */
278#define CONFIG_SYS_GPIO0_OSRL 0x00000110 /* 16 ... 31 */
279#define CONFIG_SYS_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */
280#define CONFIG_SYS_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */
281#define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 0 ... 15 */
282#define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 16 ... 31 */
283#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
stroesea9484a92004-12-16 18:05:42 +0000284
285/*
286 * Internal Definitions
287 *
288 * Boot Flags
289 */
290#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
291#define BOOTFLAG_WARM 0x02 /* Software reboot */
292
293/*
294 * Default speed selection (cpu_plb_opb_ebc) in mhz.
295 * This value will be set if iic boot eprom is disabled.
296 */
297#if 0
298#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
299#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
300#endif
301#if 0
302#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
303#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
304#endif
305#if 1
306#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
307#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
308#endif
309
310#endif /* __CONFIG_H */