blob: 0c2b9f2ecc9bb764a32861f5634802eee73d4aa5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +01002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +01005 * Lead Tech Design <www.leadtechdesign.com>
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +01006 */
7
8#include <common.h>
Asen Dimov2be3b312011-07-26 01:23:39 +00009#include <asm/io.h>
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010010#include <asm/arch/at91_common.h>
Wenyou Yang57b7f292016-02-03 10:16:49 +080011#include <asm/arch/clk.h>
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010012#include <asm/arch/gpio.h>
Asen Dimov2be3b312011-07-26 01:23:39 +000013
14/*
15 * if CONFIG_AT91_GPIO_PULLUP ist set, keep pullups on on all
16 * peripheral pins. Good to have if hardware is soldered optionally
17 * or in case of SPI no slave is selected. Avoid lines to float
18 * needlessly. Use a short local PUP define.
19 *
20 * Due to errata "TXD floats when CTS is inactive" pullups are always
21 * on for TXD pins.
22 */
23#ifdef CONFIG_AT91_GPIO_PULLUP
24# define PUP CONFIG_AT91_GPIO_PULLUP
25#else
26# define PUP 0
27#endif
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010028
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020029void at91_serial0_hw_init(void)
30{
Jens Scharsigb49d15c2010-02-03 22:46:46 +010031 at91_set_a_periph(AT91_PIO_PORTC, 8, 1); /* TXD0 */
32 at91_set_a_periph(AT91_PIO_PORTC, 9, 0); /* RXD0 */
Wenyou Yang57b7f292016-02-03 10:16:49 +080033 at91_periph_clk_enable(ATMEL_ID_USART0);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020034}
35
36void at91_serial1_hw_init(void)
37{
Jens Scharsigb49d15c2010-02-03 22:46:46 +010038 at91_set_a_periph(AT91_PIO_PORTC, 12, 1); /* TXD1 */
39 at91_set_a_periph(AT91_PIO_PORTC, 13, 0); /* RXD1 */
Wenyou Yang57b7f292016-02-03 10:16:49 +080040 at91_periph_clk_enable(ATMEL_ID_USART1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020041}
42
43void at91_serial2_hw_init(void)
44{
Jens Scharsigb49d15c2010-02-03 22:46:46 +010045 at91_set_a_periph(AT91_PIO_PORTC, 14, 1); /* TXD2 */
46 at91_set_a_periph(AT91_PIO_PORTC, 15, 0); /* RXD2 */
Wenyou Yang57b7f292016-02-03 10:16:49 +080047 at91_periph_clk_enable(ATMEL_ID_USART2);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020048}
49
Asen Dimov2be3b312011-07-26 01:23:39 +000050void at91_seriald_hw_init(void)
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020051{
Jens Scharsigb49d15c2010-02-03 22:46:46 +010052 at91_set_a_periph(AT91_PIO_PORTA, 9, 0); /* DRXD */
53 at91_set_a_periph(AT91_PIO_PORTA, 10, 1); /* DTXD */
Wenyou Yang57b7f292016-02-03 10:16:49 +080054 at91_periph_clk_enable(ATMEL_ID_SYS);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020055}
56
Tuomas Tynkkynen1b725202017-10-10 21:59:42 +030057#ifdef CONFIG_ATMEL_SPI
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010058void at91_spi0_hw_init(unsigned long cs_mask)
59{
Asen Dimov2be3b312011-07-26 01:23:39 +000060 at91_set_a_periph(AT91_PIO_PORTA, 0, PUP); /* SPI0_MISO */
61 at91_set_a_periph(AT91_PIO_PORTA, 1, PUP); /* SPI0_MOSI */
62 at91_set_a_periph(AT91_PIO_PORTA, 2, PUP); /* SPI0_SPCK */
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010063
Wenyou Yang57b7f292016-02-03 10:16:49 +080064 at91_periph_clk_enable(ATMEL_ID_SPI0);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010065
66 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010067 at91_set_a_periph(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010068 }
69 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010070 at91_set_a_periph(AT91_PIO_PORTA, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010071 }
72 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010073 at91_set_a_periph(AT91_PIO_PORTA, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010074 }
75 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010076 at91_set_a_periph(AT91_PIO_PORTA, 6, 1);
Jean-Christophe PLAGNIOL-VILLARDc2a22732009-03-27 13:14:52 +010077 }
78 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010079 at91_set_pio_output(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARDc2a22732009-03-27 13:14:52 +010080 }
81 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010082 at91_set_pio_output(AT91_PIO_PORTA, 4, 1);
Jean-Christophe PLAGNIOL-VILLARDc2a22732009-03-27 13:14:52 +010083 }
84 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010085 at91_set_pio_output(AT91_PIO_PORTA, 5, 1);
Jean-Christophe PLAGNIOL-VILLARDc2a22732009-03-27 13:14:52 +010086 }
87 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010088 at91_set_pio_output(AT91_PIO_PORTA, 6, 1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010089 }
90}
91
92void at91_spi1_hw_init(unsigned long cs_mask)
93{
Asen Dimov2be3b312011-07-26 01:23:39 +000094 at91_set_a_periph(AT91_PIO_PORTB, 30, PUP); /* SPI1_MISO */
95 at91_set_a_periph(AT91_PIO_PORTB, 31, PUP); /* SPI1_MOSI */
96 at91_set_a_periph(AT91_PIO_PORTB, 29, PUP); /* SPI1_SPCK */
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010097
Wenyou Yang57b7f292016-02-03 10:16:49 +080098 at91_periph_clk_enable(ATMEL_ID_SPI1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +010099
100 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100101 at91_set_a_periph(AT91_PIO_PORTB, 28, 1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +0100102 }
103 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100104 at91_set_b_periph(AT91_PIO_PORTA, 24, 1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +0100105 }
106 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100107 at91_set_b_periph(AT91_PIO_PORTA, 25, 1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +0100108 }
109 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100110 at91_set_a_periph(AT91_PIO_PORTA, 26, 1);
Jean-Christophe PLAGNIOL-VILLARDc2a22732009-03-27 13:14:52 +0100111 }
112 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100113 at91_set_pio_output(AT91_PIO_PORTB, 28, 1);
Jean-Christophe PLAGNIOL-VILLARDc2a22732009-03-27 13:14:52 +0100114 }
115 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100116 at91_set_pio_output(AT91_PIO_PORTA, 24, 1);
Jean-Christophe PLAGNIOL-VILLARDc2a22732009-03-27 13:14:52 +0100117 }
118 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100119 at91_set_pio_output(AT91_PIO_PORTA, 25, 1);
Jean-Christophe PLAGNIOL-VILLARDc2a22732009-03-27 13:14:52 +0100120 }
121 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100122 at91_set_pio_output(AT91_PIO_PORTA, 26, 1);
Jean-Christophe PLAGNIOL-VILLARD12dcdef2009-03-21 21:07:59 +0100123 }
124}
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200125#endif