Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2012-2012 Henrik Nordstrom <henrik@henriknordstrom.net> |
| 4 | * |
| 5 | * (C) Copyright 2007-2011 |
| 6 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> |
| 7 | * Tom Cubie <tangliang@allwinnertech.com> |
| 8 | * |
| 9 | * Configuration settings for the Allwinner sunxi series of boards. |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #ifndef _SUNXI_COMMON_CONFIG_H |
| 13 | #define _SUNXI_COMMON_CONFIG_H |
| 14 | |
Hans de Goede | d241ecf | 2015-05-19 22:12:31 +0200 | [diff] [blame] | 15 | #include <linux/stringify.h> |
| 16 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 17 | /* Serial & console */ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 18 | /* ns16550 reg in the low bits of cpu reg */ |
Icenowy Zheng | b00ef02 | 2022-01-29 10:23:06 -0500 | [diff] [blame] | 19 | #ifdef CONFIG_MACH_SUNIV |
| 20 | /* suniv doesn't have apb2 and uart is connected to apb1 */ |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 21 | #define CFG_SYS_NS16550_CLK 100000000 |
Icenowy Zheng | b00ef02 | 2022-01-29 10:23:06 -0500 | [diff] [blame] | 22 | #else |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 23 | #define CFG_SYS_NS16550_CLK 24000000 |
Icenowy Zheng | b00ef02 | 2022-01-29 10:23:06 -0500 | [diff] [blame] | 24 | #endif |
Tom Rini | 952cc38 | 2022-12-04 10:14:13 -0500 | [diff] [blame] | 25 | #if !CONFIG_IS_ENABLED(DM_SERIAL) |
Andre Przywara | e42015b | 2022-07-03 00:14:24 +0100 | [diff] [blame] | 26 | #include <asm/arch/serial.h> |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 27 | # define CFG_SYS_NS16550_COM1 SUNXI_UART0_BASE |
| 28 | # define CFG_SYS_NS16550_COM2 SUNXI_UART1_BASE |
| 29 | # define CFG_SYS_NS16550_COM3 SUNXI_UART2_BASE |
| 30 | # define CFG_SYS_NS16550_COM4 SUNXI_UART3_BASE |
| 31 | # define CFG_SYS_NS16550_COM5 SUNXI_R_UART_BASE |
Simon Glass | 6664898 | 2014-10-30 20:25:50 -0600 | [diff] [blame] | 32 | #endif |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 33 | |
Paul Kocialkowski | de05f94 | 2015-05-16 19:52:11 +0200 | [diff] [blame] | 34 | /* CPU */ |
Paul Kocialkowski | de05f94 | 2015-05-16 19:52:11 +0200 | [diff] [blame] | 35 | |
Hans de Goede | d241ecf | 2015-05-19 22:12:31 +0200 | [diff] [blame] | 36 | /* |
| 37 | * The DRAM Base differs between some models. We cannot use macros for the |
| 38 | * CONFIG_FOO defines which contain the DRAM base address since they end |
| 39 | * up unexpanded in include/autoconf.mk . |
| 40 | * |
| 41 | * So we have to have this #ifdef #else #endif block for these. |
| 42 | */ |
| 43 | #ifdef CONFIG_MACH_SUN9I |
| 44 | #define SDRAM_OFFSET(x) 0x2##x |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 45 | #define CFG_SYS_SDRAM_BASE 0x20000000 |
Icenowy Zheng | b00ef02 | 2022-01-29 10:23:06 -0500 | [diff] [blame] | 46 | #elif defined(CONFIG_MACH_SUNIV) |
| 47 | #define SDRAM_OFFSET(x) 0x8##x |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 48 | #define CFG_SYS_SDRAM_BASE 0x80000000 |
Hans de Goede | d241ecf | 2015-05-19 22:12:31 +0200 | [diff] [blame] | 49 | #else |
| 50 | #define SDRAM_OFFSET(x) 0x4##x |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 51 | #define CFG_SYS_SDRAM_BASE 0x40000000 |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 52 | /* V3s do not have enough memory to place code at 0x4a000000 */ |
Hans de Goede | d241ecf | 2015-05-19 22:12:31 +0200 | [diff] [blame] | 53 | #endif |
| 54 | |
Hans de Goede | 0b95a28 | 2015-05-20 15:27:16 +0200 | [diff] [blame] | 55 | /* |
| 56 | * The A80's A1 sram starts at 0x00010000 rather then at 0x00000000 and is |
| 57 | * slightly bigger. Note that it is possible to map the first 32 KiB of the |
| 58 | * A1 at 0x00000000 like with older SoCs by writing 0x16aa0001 to the |
| 59 | * undocumented 0x008000e0 SYS_CTRL register. Where the 16aa is a key and |
| 60 | * the 1 actually activates the mapping of the first 32 KiB to 0x00000000. |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 61 | * A64 and H5 also has SRAM A1 at 0x00010000, but no magic remap register |
| 62 | * is known yet. |
| 63 | * H6 has SRAM A1 at 0x00020000. |
Hans de Goede | 0b95a28 | 2015-05-20 15:27:16 +0200 | [diff] [blame] | 64 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 65 | #define CFG_SYS_INIT_RAM_ADDR CONFIG_SUNXI_SRAM_ADDRESS |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 66 | /* FIXME: this may be larger on some SoCs */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 67 | #define CFG_SYS_INIT_RAM_SIZE 0x8000 /* 32 KiB */ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 68 | |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 69 | #define PHYS_SDRAM_0 CFG_SYS_SDRAM_BASE |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 70 | #define PHYS_SDRAM_0_SIZE 0x80000000 /* 2 GiB */ |
| 71 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 72 | /* |
| 73 | * Miscellaneous configurable options |
| 74 | */ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 75 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 76 | /* FLASH and environment organization */ |
| 77 | |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 78 | /* |
| 79 | * We cannot use expressions here, because expressions won't be evaluated in |
| 80 | * autoconf.mk. |
| 81 | */ |
| 82 | #if CONFIG_SUNXI_SRAM_ADDRESS == 0x10000 |
Andre Przywara | cced748 | 2017-04-26 01:32:42 +0100 | [diff] [blame] | 83 | #ifdef CONFIG_ARM64 |
| 84 | /* end of SRAM A2 for now, as SRAM A1 is pretty tight for an ARM64 build */ |
| 85 | #define LOW_LEVEL_SRAM_STACK 0x00054000 |
| 86 | #else |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 87 | #define LOW_LEVEL_SRAM_STACK 0x00018000 |
Andre Przywara | cced748 | 2017-04-26 01:32:42 +0100 | [diff] [blame] | 88 | #endif /* !CONFIG_ARM64 */ |
Icenowy Zheng | 7321076 | 2018-07-21 16:20:24 +0800 | [diff] [blame] | 89 | #elif CONFIG_SUNXI_SRAM_ADDRESS == 0x20000 |
Jernej Skrabec | e638e05 | 2021-01-11 21:11:46 +0100 | [diff] [blame] | 90 | #ifdef CONFIG_MACH_SUN50I_H616 |
Andre Przywara | 19a25dd8 | 2022-07-13 16:27:57 +0100 | [diff] [blame] | 91 | #define LOW_LEVEL_SRAM_STACK 0x52a00 /* below FEL buffers */ |
Jernej Skrabec | e638e05 | 2021-01-11 21:11:46 +0100 | [diff] [blame] | 92 | #else |
Icenowy Zheng | 7321076 | 2018-07-21 16:20:24 +0800 | [diff] [blame] | 93 | /* end of SRAM A2 on H6 for now */ |
| 94 | #define LOW_LEVEL_SRAM_STACK 0x00118000 |
Jernej Skrabec | e638e05 | 2021-01-11 21:11:46 +0100 | [diff] [blame] | 95 | #endif |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 96 | #else |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 97 | #define LOW_LEVEL_SRAM_STACK 0x00008000 /* End of sram */ |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 98 | #endif |
Ian Campbell | 140d832 | 2014-05-05 11:52:30 +0100 | [diff] [blame] | 99 | |
Hans de Goede | 73d7d42 | 2014-06-09 11:37:00 +0200 | [diff] [blame] | 100 | /* Ethernet support */ |
Hans de Goede | 73d7d42 | 2014-06-09 11:37:00 +0200 | [diff] [blame] | 101 | |
Andre Przywara | 65d2d1d | 2016-05-04 22:15:32 +0100 | [diff] [blame] | 102 | #ifdef CONFIG_ARM64 |
| 103 | /* |
| 104 | * Boards seem to come with at least 512MB of DRAM. |
| 105 | * The kernel should go at 512K, which is the default text offset (that will |
| 106 | * be adjusted at runtime if needed). |
| 107 | * There is no compression for arm64 kernels (yet), so leave some space |
| 108 | * for really big kernels, say 256MB for now. |
| 109 | * Scripts, PXE and DTBs should go afterwards, leaving the rest for the initrd. |
Andre Przywara | 65d2d1d | 2016-05-04 22:15:32 +0100 | [diff] [blame] | 110 | */ |
Jernej Skrabec | 7654ef8 | 2021-03-23 21:27:31 +0100 | [diff] [blame] | 111 | #define BOOTM_SIZE __stringify(0xa000000) |
| 112 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(0080000)) |
Arnaud Ferraris | d08e129 | 2021-02-20 13:14:15 +0100 | [diff] [blame] | 113 | #define KERNEL_COMP_ADDR_R __stringify(SDRAM_OFFSET(4000000)) |
| 114 | #define KERNEL_COMP_SIZE __stringify(0xb000000) |
Jernej Skrabec | 7654ef8 | 2021-03-23 21:27:31 +0100 | [diff] [blame] | 115 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(FA00000)) |
| 116 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(FC00000)) |
| 117 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(FD00000)) |
| 118 | #define FDTOVERLAY_ADDR_R __stringify(SDRAM_OFFSET(FE00000)) |
| 119 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(FF00000)) |
Andre Przywara | 65d2d1d | 2016-05-04 22:15:32 +0100 | [diff] [blame] | 120 | |
Andre Przywara | a2860fb | 2022-07-03 00:47:20 +0100 | [diff] [blame] | 121 | #elif (CONFIG_SUNXI_MINIMUM_DRAM_MB >= 256) |
| 122 | /* |
| 123 | * 160M RAM (256M minimum minus 64MB heap + 32MB for u-boot, stack, fb, etc. |
| 124 | * 32M uncompressed kernel, 16M compressed kernel, 1M fdt, |
| 125 | * 1M script, 1M pxe, 1M dt overlay and the ramdisk at the end. |
| 126 | */ |
| 127 | #define BOOTM_SIZE __stringify(0xa000000) |
| 128 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(2000000)) |
| 129 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(3000000)) |
| 130 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(3100000)) |
| 131 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(3200000)) |
| 132 | #define FDTOVERLAY_ADDR_R __stringify(SDRAM_OFFSET(3300000)) |
| 133 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(3400000)) |
| 134 | |
| 135 | #elif (CONFIG_SUNXI_MINIMUM_DRAM_MB >= 64) |
Icenowy Zheng | b00ef02 | 2022-01-29 10:23:06 -0500 | [diff] [blame] | 136 | /* |
| 137 | * 64M RAM minus 2MB heap + 16MB for u-boot, stack, fb, etc. |
| 138 | * 16M uncompressed kernel, 8M compressed kernel, 1M fdt, |
| 139 | * 1M script, 1M pxe, 1M dt overlay and the ramdisk at the end. |
| 140 | */ |
| 141 | #define BOOTM_SIZE __stringify(0x2e00000) |
| 142 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(1000000)) |
| 143 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(1800000)) |
| 144 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(1900000)) |
| 145 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(1A00000)) |
| 146 | #define FDTOVERLAY_ADDR_R __stringify(SDRAM_OFFSET(1B00000)) |
| 147 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(1C00000)) |
| 148 | |
Andre Przywara | a2860fb | 2022-07-03 00:47:20 +0100 | [diff] [blame] | 149 | #elif (CONFIG_SUNXI_MINIMUM_DRAM_MB >= 32) |
Icenowy Zheng | b00ef02 | 2022-01-29 10:23:06 -0500 | [diff] [blame] | 150 | /* |
Andre Przywara | 7bf64ec | 2022-10-06 18:16:34 +0100 | [diff] [blame] | 151 | * 32M RAM minus 2.5MB for u-boot, heap, stack, etc. |
| 152 | * 16M uncompressed kernel, 7M compressed kernel, 128K fdt, 64K script, |
| 153 | * 128K DT overlay, 128K PXE and the ramdisk in the rest (max. 5MB) |
Icenowy Zheng | b00ef02 | 2022-01-29 10:23:06 -0500 | [diff] [blame] | 154 | */ |
| 155 | #define BOOTM_SIZE __stringify(0x1700000) |
Andre Przywara | 7bf64ec | 2022-10-06 18:16:34 +0100 | [diff] [blame] | 156 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(1000000)) |
| 157 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(1d50000)) |
| 158 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(1d40000)) |
| 159 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(1d00000)) |
| 160 | #define FDTOVERLAY_ADDR_R __stringify(SDRAM_OFFSET(1d20000)) |
| 161 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(1800000)) |
Icenowy Zheng | b00ef02 | 2022-01-29 10:23:06 -0500 | [diff] [blame] | 162 | |
Andre Przywara | 65d2d1d | 2016-05-04 22:15:32 +0100 | [diff] [blame] | 163 | #else |
Andre Przywara | a2860fb | 2022-07-03 00:47:20 +0100 | [diff] [blame] | 164 | #error Need at least 32MB of DRAM. Please adjust load addresses. |
Andre Przywara | 65d2d1d | 2016-05-04 22:15:32 +0100 | [diff] [blame] | 165 | #endif |
Siarhei Siamashka | db41834 | 2015-10-25 06:44:46 +0200 | [diff] [blame] | 166 | |
Hans de Goede | 2f60c31 | 2014-08-01 09:37:58 +0200 | [diff] [blame] | 167 | #define MEM_LAYOUT_ENV_SETTINGS \ |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 168 | "bootm_size=" BOOTM_SIZE "\0" \ |
Siarhei Siamashka | db41834 | 2015-10-25 06:44:46 +0200 | [diff] [blame] | 169 | "kernel_addr_r=" KERNEL_ADDR_R "\0" \ |
| 170 | "fdt_addr_r=" FDT_ADDR_R "\0" \ |
| 171 | "scriptaddr=" SCRIPT_ADDR_R "\0" \ |
| 172 | "pxefile_addr_r=" PXEFILE_ADDR_R "\0" \ |
Jernej Skrabec | 7654ef8 | 2021-03-23 21:27:31 +0100 | [diff] [blame] | 173 | "fdtoverlay_addr_r=" FDTOVERLAY_ADDR_R "\0" \ |
Siarhei Siamashka | db41834 | 2015-10-25 06:44:46 +0200 | [diff] [blame] | 174 | "ramdisk_addr_r=" RAMDISK_ADDR_R "\0" |
| 175 | |
Arnaud Ferraris | d08e129 | 2021-02-20 13:14:15 +0100 | [diff] [blame] | 176 | #ifdef CONFIG_ARM64 |
| 177 | |
| 178 | #define MEM_LAYOUT_ENV_EXTRA_SETTINGS \ |
| 179 | "kernel_comp_addr_r=" KERNEL_COMP_ADDR_R "\0" \ |
| 180 | "kernel_comp_size=" KERNEL_COMP_SIZE "\0" |
| 181 | |
| 182 | #else |
| 183 | |
| 184 | #define MEM_LAYOUT_ENV_EXTRA_SETTINGS "" |
| 185 | |
| 186 | #endif |
| 187 | |
Siarhei Siamashka | db41834 | 2015-10-25 06:44:46 +0200 | [diff] [blame] | 188 | #define DFU_ALT_INFO_RAM \ |
| 189 | "dfu_alt_info_ram=" \ |
| 190 | "kernel ram " KERNEL_ADDR_R " 0x1000000;" \ |
| 191 | "fdt ram " FDT_ADDR_R " 0x100000;" \ |
| 192 | "ramdisk ram " RAMDISK_ADDR_R " 0x4000000\0" |
Hans de Goede | 2f60c31 | 2014-08-01 09:37:58 +0200 | [diff] [blame] | 193 | |
Chen-Yu Tsai | 4fb00c7 | 2014-10-07 15:11:49 +0800 | [diff] [blame] | 194 | #ifdef CONFIG_MMC |
Karsten Merker | 16b9163 | 2015-12-16 20:59:40 +0100 | [diff] [blame] | 195 | #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 |
Maxime Ripard | 65cefba | 2017-08-23 10:12:22 +0200 | [diff] [blame] | 196 | #define BOOTENV_DEV_MMC_AUTO(devtypeu, devtypel, instance) \ |
| 197 | BOOTENV_DEV_MMC(MMC, mmc, 0) \ |
| 198 | BOOTENV_DEV_MMC(MMC, mmc, 1) \ |
| 199 | "bootcmd_mmc_auto=" \ |
| 200 | "if test ${mmc_bootdev} -eq 1; then " \ |
| 201 | "run bootcmd_mmc1; " \ |
| 202 | "run bootcmd_mmc0; " \ |
| 203 | "elif test ${mmc_bootdev} -eq 0; then " \ |
| 204 | "run bootcmd_mmc0; " \ |
| 205 | "run bootcmd_mmc1; " \ |
| 206 | "fi\0" |
| 207 | |
| 208 | #define BOOTENV_DEV_NAME_MMC_AUTO(devtypeu, devtypel, instance) \ |
| 209 | "mmc_auto " |
| 210 | |
| 211 | #define BOOT_TARGET_DEVICES_MMC(func) func(MMC_AUTO, mmc_auto, na) |
Karsten Merker | 16b9163 | 2015-12-16 20:59:40 +0100 | [diff] [blame] | 212 | #else |
Maxime Ripard | 65cefba | 2017-08-23 10:12:22 +0200 | [diff] [blame] | 213 | #define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0) |
Karsten Merker | 16b9163 | 2015-12-16 20:59:40 +0100 | [diff] [blame] | 214 | #endif |
Chen-Yu Tsai | 4fb00c7 | 2014-10-07 15:11:49 +0800 | [diff] [blame] | 215 | #else |
| 216 | #define BOOT_TARGET_DEVICES_MMC(func) |
| 217 | #endif |
| 218 | |
Hans de Goede | 6f2da07 | 2014-07-31 23:04:45 +0200 | [diff] [blame] | 219 | #ifdef CONFIG_AHCI |
| 220 | #define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0) |
| 221 | #else |
| 222 | #define BOOT_TARGET_DEVICES_SCSI(func) |
| 223 | #endif |
| 224 | |
Paul Kocialkowski | 00529e3 | 2015-08-04 17:04:09 +0200 | [diff] [blame] | 225 | #ifdef CONFIG_USB_STORAGE |
Chen-Yu Tsai | ee0cf16 | 2014-10-03 20:16:22 +0800 | [diff] [blame] | 226 | #define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0) |
| 227 | #else |
| 228 | #define BOOT_TARGET_DEVICES_USB(func) |
| 229 | #endif |
| 230 | |
Ondrej Jirman | 4823c6f | 2019-02-13 18:50:36 +0100 | [diff] [blame] | 231 | #ifdef CONFIG_CMD_PXE |
| 232 | #define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na) |
| 233 | #else |
| 234 | #define BOOT_TARGET_DEVICES_PXE(func) |
| 235 | #endif |
| 236 | |
| 237 | #ifdef CONFIG_CMD_DHCP |
| 238 | #define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na) |
| 239 | #else |
| 240 | #define BOOT_TARGET_DEVICES_DHCP(func) |
| 241 | #endif |
| 242 | |
Bernhard Nortmann | 8fd443c | 2015-09-17 18:52:53 +0200 | [diff] [blame] | 243 | /* FEL boot support, auto-execute boot.scr if a script address was provided */ |
| 244 | #define BOOTENV_DEV_FEL(devtypeu, devtypel, instance) \ |
| 245 | "bootcmd_fel=" \ |
| 246 | "if test -n ${fel_booted} && test -n ${fel_scriptaddr}; then " \ |
| 247 | "echo '(FEL boot)'; " \ |
| 248 | "source ${fel_scriptaddr}; " \ |
| 249 | "fi\0" |
| 250 | #define BOOTENV_DEV_NAME_FEL(devtypeu, devtypel, instance) \ |
| 251 | "fel " |
| 252 | |
Hans de Goede | 6f2da07 | 2014-07-31 23:04:45 +0200 | [diff] [blame] | 253 | #define BOOT_TARGET_DEVICES(func) \ |
Bernhard Nortmann | 8fd443c | 2015-09-17 18:52:53 +0200 | [diff] [blame] | 254 | func(FEL, fel, na) \ |
Chen-Yu Tsai | 4fb00c7 | 2014-10-07 15:11:49 +0800 | [diff] [blame] | 255 | BOOT_TARGET_DEVICES_MMC(func) \ |
Hans de Goede | 6f2da07 | 2014-07-31 23:04:45 +0200 | [diff] [blame] | 256 | BOOT_TARGET_DEVICES_SCSI(func) \ |
Chen-Yu Tsai | ee0cf16 | 2014-10-03 20:16:22 +0800 | [diff] [blame] | 257 | BOOT_TARGET_DEVICES_USB(func) \ |
Ondrej Jirman | 4823c6f | 2019-02-13 18:50:36 +0100 | [diff] [blame] | 258 | BOOT_TARGET_DEVICES_PXE(func) \ |
| 259 | BOOT_TARGET_DEVICES_DHCP(func) |
Hans de Goede | 6f2da07 | 2014-07-31 23:04:45 +0200 | [diff] [blame] | 260 | |
Hans de Goede | 8ff8bc8 | 2015-10-09 17:11:15 +0100 | [diff] [blame] | 261 | #ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT |
| 262 | #define BOOTCMD_SUNXI_COMPAT \ |
| 263 | "bootcmd_sunxi_compat=" \ |
| 264 | "setenv root /dev/mmcblk0p3 rootwait; " \ |
| 265 | "if ext2load mmc 0 0x44000000 uEnv.txt; then " \ |
| 266 | "echo Loaded environment from uEnv.txt; " \ |
| 267 | "env import -t 0x44000000 ${filesize}; " \ |
| 268 | "fi; " \ |
| 269 | "setenv bootargs console=${console} root=${root} ${extraargs}; " \ |
| 270 | "ext2load mmc 0 0x43000000 script.bin && " \ |
| 271 | "ext2load mmc 0 0x48000000 uImage && " \ |
| 272 | "bootm 0x48000000\0" |
| 273 | #else |
| 274 | #define BOOTCMD_SUNXI_COMPAT |
| 275 | #endif |
| 276 | |
Hans de Goede | 6f2da07 | 2014-07-31 23:04:45 +0200 | [diff] [blame] | 277 | #include <config_distro_bootcmd.h> |
| 278 | |
Hans de Goede | 1603082 | 2014-09-18 21:03:34 +0200 | [diff] [blame] | 279 | #ifdef CONFIG_USB_KEYBOARD |
| 280 | #define CONSOLE_STDIN_SETTINGS \ |
Hans de Goede | 1603082 | 2014-09-18 21:03:34 +0200 | [diff] [blame] | 281 | "stdin=serial,usbkbd\0" |
| 282 | #else |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 283 | #define CONSOLE_STDIN_SETTINGS \ |
| 284 | "stdin=serial\0" |
Hans de Goede | 1603082 | 2014-09-18 21:03:34 +0200 | [diff] [blame] | 285 | #endif |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 286 | |
Simon Glass | 52cb504 | 2022-10-18 07:46:31 -0600 | [diff] [blame] | 287 | #ifdef CONFIG_VIDEO |
Jernej Skrabec | 8d91b46 | 2017-03-27 19:22:32 +0200 | [diff] [blame] | 288 | #define CONSOLE_STDOUT_SETTINGS \ |
| 289 | "stdout=serial,vidconsole\0" \ |
| 290 | "stderr=serial,vidconsole\0" |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 291 | #else |
| 292 | #define CONSOLE_STDOUT_SETTINGS \ |
| 293 | "stdout=serial\0" \ |
| 294 | "stderr=serial\0" |
| 295 | #endif |
| 296 | |
Maxime Ripard | 32c544d | 2017-11-14 21:24:00 +0100 | [diff] [blame] | 297 | #define PARTS_DEFAULT \ |
| 298 | "name=loader1,start=8k,size=32k,uuid=${uuid_gpt_loader1};" \ |
| 299 | "name=loader2,size=984k,uuid=${uuid_gpt_loader2};" \ |
| 300 | "name=esp,size=128M,bootable,uuid=${uuid_gpt_esp};" \ |
| 301 | "name=system,size=-,uuid=${uuid_gpt_system};" |
| 302 | |
| 303 | #define UUID_GPT_ESP "c12a7328-f81f-11d2-ba4b-00a0c93ec93b" |
| 304 | |
| 305 | #ifdef CONFIG_ARM64 |
| 306 | #define UUID_GPT_SYSTEM "b921b045-1df0-41c3-af44-4c6f280d3fae" |
| 307 | #else |
| 308 | #define UUID_GPT_SYSTEM "69dad710-2ce4-4e3c-b16c-21a1d49abed3" |
| 309 | #endif |
| 310 | |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 311 | #define CONSOLE_ENV_SETTINGS \ |
| 312 | CONSOLE_STDIN_SETTINGS \ |
| 313 | CONSOLE_STDOUT_SETTINGS |
| 314 | |
Andreas Färber | 26f00d2 | 2017-04-14 18:44:47 +0200 | [diff] [blame] | 315 | #ifdef CONFIG_ARM64 |
| 316 | #define FDTFILE "allwinner/" CONFIG_DEFAULT_DEVICE_TREE ".dtb" |
| 317 | #else |
| 318 | #define FDTFILE CONFIG_DEFAULT_DEVICE_TREE ".dtb" |
| 319 | #endif |
| 320 | |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 321 | #define CFG_EXTRA_ENV_SETTINGS \ |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 322 | CONSOLE_ENV_SETTINGS \ |
Hans de Goede | 2f60c31 | 2014-08-01 09:37:58 +0200 | [diff] [blame] | 323 | MEM_LAYOUT_ENV_SETTINGS \ |
Arnaud Ferraris | d08e129 | 2021-02-20 13:14:15 +0100 | [diff] [blame] | 324 | MEM_LAYOUT_ENV_EXTRA_SETTINGS \ |
Siarhei Siamashka | db41834 | 2015-10-25 06:44:46 +0200 | [diff] [blame] | 325 | DFU_ALT_INFO_RAM \ |
Andreas Färber | 26f00d2 | 2017-04-14 18:44:47 +0200 | [diff] [blame] | 326 | "fdtfile=" FDTFILE "\0" \ |
Hans de Goede | 2f60c31 | 2014-08-01 09:37:58 +0200 | [diff] [blame] | 327 | "console=ttyS0,115200\0" \ |
Maxime Ripard | 32c544d | 2017-11-14 21:24:00 +0100 | [diff] [blame] | 328 | "uuid_gpt_esp=" UUID_GPT_ESP "\0" \ |
| 329 | "uuid_gpt_system=" UUID_GPT_SYSTEM "\0" \ |
| 330 | "partitions=" PARTS_DEFAULT "\0" \ |
Hans de Goede | 8ff8bc8 | 2015-10-09 17:11:15 +0100 | [diff] [blame] | 331 | BOOTCMD_SUNXI_COMPAT \ |
Hans de Goede | 6f2da07 | 2014-07-31 23:04:45 +0200 | [diff] [blame] | 332 | BOOTENV |
| 333 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 334 | #endif /* _SUNXI_COMMON_CONFIG_H */ |