blob: 897fd926c0a3378cc71955cb32b47951451aa77b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk591dda52002-11-18 00:14:45 +00002/*
Bin Meng8c5acf42014-12-12 21:05:22 +08003 * U-Boot - x86 Startup Code
wdenk591dda52002-11-18 00:14:45 +00004 *
Simon Glass202a0962019-09-25 08:11:44 -06005 * This is always the first code to run from the U-Boot source. To spell it out:
6 *
7 * 1. When TPL (Tertiary Program Loader) is enabled, the boot flow is
8 * TPL->SPL->U-Boot and this file is used for TPL. Then start_from_tpl.S is used
9 * for SPL and start_from_spl.S is used for U-Boot proper.
10 *
11 * 2. When SPL (Secondary Program Loader) is enabled, but not TPL, the boot
12 * flow is SPL->U-Boot and this file is used for SPL. Then start_from_spl.S is
13 * used for U-Boot proper.
14 *
15 * 3. When neither TPL nor SPL is used, this file is used for U-Boot proper.
16 *
Graeme Russ45fc1d82011-04-13 19:43:26 +100017 * (C) Copyright 2008-2011
18 * Graeme Russ, <graeme.russ@gmail.com>
19 *
20 * (C) Copyright 2002
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +020021 * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
wdenk591dda52002-11-18 00:14:45 +000022 */
23
wdenk591dda52002-11-18 00:14:45 +000024#include <config.h>
Simon Glass245561d2014-11-12 22:42:09 -070025#include <asm/post.h>
Graeme Russ391bb952011-12-31 10:24:36 +110026#include <asm/processor.h>
Graeme Russ93efcb22011-02-12 15:11:32 +110027#include <asm/processor-flags.h>
Graeme Russ35368962011-12-31 22:58:15 +110028#include <generated/generic-asm-offsets.h>
Bin Meng8c5acf42014-12-12 21:05:22 +080029#include <generated/asm-offsets.h>
Bin Meng253a24a2018-10-25 03:05:37 -070030#include <linux/linkage.h>
wdenk591dda52002-11-18 00:14:45 +000031
Alexander Graf94a10f22018-06-12 07:48:37 +020032.section .text.start
wdenk591dda52002-11-18 00:14:45 +000033.code32
34.globl _start
wdenk57b2d802003-06-27 21:31:46 +000035.type _start, @function
Graeme Russcbfce1d2011-04-13 19:43:28 +100036.globl _x86boot_start
37_x86boot_start:
Graeme Russ8accbb92010-04-24 00:05:42 +100038 /*
Simon Glass611f7492015-07-31 09:31:25 -060039 * This is the fail-safe 32-bit bootstrap entry point.
40 *
41 * This code is used when booting from another boot loader like
42 * coreboot or EFI. So we repeat some of the same init found in
43 * start16.
Graeme Russ8accbb92010-04-24 00:05:42 +100044 */
45 cli
46 cld
47
Graeme Russc379b5d2011-11-08 02:33:23 +000048 /* Turn off cache (this might require a 486-class CPU) */
Graeme Russ8accbb92010-04-24 00:05:42 +100049 movl %cr0, %eax
Graeme Russ93efcb22011-02-12 15:11:32 +110050 orl $(X86_CR0_NW | X86_CR0_CD), %eax
Graeme Russ8accbb92010-04-24 00:05:42 +100051 movl %eax, %cr0
Andy Shevchenkof3514a62020-02-17 17:30:12 +020052 wbinvd
Graeme Russ8accbb92010-04-24 00:05:42 +100053
Simon Glassf95ad8c2015-08-04 12:33:57 -060054 /*
55 * Zero the BIST (Built-In Self Test) value since we don't have it.
56 * It must be 0 or the previous loader would have reported an error.
57 */
58 movl $0, %ebp
59
Gabe Blackef899322012-11-03 11:41:28 +000060 jmp 1f
Simon Glass5d18dc92015-07-31 09:31:28 -060061
62 /* Add a way for tools to discover the _start entry point */
63 .align 4
64 .long 0x12345678
wdenk57b2d802003-06-27 21:31:46 +000065_start:
Stefan Roesefaa88212019-08-16 14:45:28 +020066 /* This is the 32-bit cold-reset entry point, coming from start16 */
Simon Glassf95ad8c2015-08-04 12:33:57 -060067
Simon Glass1f4476c2014-11-06 13:20:10 -070068 /* Save BIST */
69 movl %eax, %ebp
Simon Glassf95ad8c2015-08-04 12:33:57 -0600701:
71
72 /* Save table pointer */
73 movl %ecx, %esi
Graeme Russ8accbb92010-04-24 00:05:42 +100074
Andy Shevchenko2ae7da02017-02-05 16:52:00 +030075#ifdef CONFIG_X86_LOAD_FROM_32_BIT
Simon Glassb4ded742016-03-16 07:44:40 -060076 lgdt gdt_ptr2
77#endif
78
Heinrich Schuchardtdccdd932020-12-22 07:53:03 +010079 /* Load the segment registers to match the GDT loaded in start16.S */
Graeme Russ391bb952011-12-31 10:24:36 +110080 movl $(X86_GDT_ENTRY_32BIT_DS * X86_GDT_ENTRY_SIZE), %eax
Graeme Russ3e6ec382010-10-07 20:03:21 +110081 movw %ax, %fs
82 movw %ax, %ds
83 movw %ax, %gs
84 movw %ax, %es
85 movw %ax, %ss
wdenk57b2d802003-06-27 21:31:46 +000086
Mike Williamsbf895ad2011-07-22 04:01:30 +000087 /* Clear the interrupt vectors */
Graeme Russ8accbb92010-04-24 00:05:42 +100088 lidt blank_idt_ptr
89
Andy Shevchenko3e902442020-08-20 13:02:20 +030090#ifdef CONFIG_USE_EARLY_BOARD_INIT
Simon Glass611f7492015-07-31 09:31:25 -060091 /*
92 * Critical early platform init - generally not used, we prefer init
93 * to happen later when we have a console, in case something goes
94 * wrong.
95 */
wdenk591dda52002-11-18 00:14:45 +000096 jmp early_board_init
Graeme Russ157b0e92010-10-07 20:03:27 +110097.globl early_board_init_ret
wdenk591dda52002-11-18 00:14:45 +000098early_board_init_ret:
Andy Shevchenko3e902442020-08-20 13:02:20 +030099#endif
100
Simon Glass245561d2014-11-12 22:42:09 -0700101 post_code(POST_START)
wdenk57b2d802003-06-27 21:31:46 +0000102
Graeme Russbc761932011-02-12 15:11:52 +1100103 /* Initialise Cache-As-RAM */
104 jmp car_init
105.globl car_init_ret
106car_init_ret:
Simon Glass9e60b432019-09-25 08:11:43 -0600107#ifdef CONFIG_USE_CAR
Graeme Russbc761932011-02-12 15:11:52 +1100108 /*
109 * We now have CONFIG_SYS_CAR_SIZE bytes of Cache-As-RAM (or SRAM,
110 * or fully initialised SDRAM - we really don't care which)
111 * starting at CONFIG_SYS_CAR_ADDR to be used as a temporary stack
Simon Glass611f7492015-07-31 09:31:25 -0600112 * and early malloc() area. The MRC requires some space at the top.
Simon Glassa4fd0db2014-11-06 13:20:04 -0700113 *
114 * Stack grows down from top of CAR. We have:
115 *
116 * top-> CONFIG_SYS_CAR_ADDR + CONFIG_SYS_CAR_SIZE
Simon Glass268eefd2014-11-12 22:42:28 -0700117 * MRC area
Simon Glass0e27b872015-08-10 20:44:32 -0600118 * global_data with x86 global descriptor table
Simon Glassa4fd0db2014-11-06 13:20:04 -0700119 * early malloc area
120 * stack
121 * bottom-> CONFIG_SYS_CAR_ADDR
Graeme Russbc761932011-02-12 15:11:52 +1100122 */
Simon Glass268eefd2014-11-12 22:42:28 -0700123 movl $(CONFIG_SYS_CAR_ADDR + CONFIG_SYS_CAR_SIZE - 4), %esp
124#ifdef CONFIG_DCACHE_RAM_MRC_VAR_SIZE
125 subl $CONFIG_DCACHE_RAM_MRC_VAR_SIZE, %esp
126#endif
Bin Meng005f0af2014-12-12 21:05:31 +0800127#else
128 /*
Simon Glass1062e342020-07-16 21:22:35 -0600129 * Instructions for FSP1, but not FSP2:
Bin Meng73574dc2015-08-20 06:40:20 -0700130 * U-Boot enters here twice. For the first time it comes from
131 * car_init_done() with esp points to a temporary stack and esi
132 * set to zero. For the second time it comes from fsp_init_done()
133 * with esi holding the HOB list address returned by the FSP.
Bin Meng005f0af2014-12-12 21:05:31 +0800134 */
135#endif
Simon Glass0e27b872015-08-10 20:44:32 -0600136 /* Set up global data */
137 mov %esp, %eax
Albert ARIBAUD6cb4c462015-11-25 17:56:32 +0100138 call board_init_f_alloc_reserve
Simon Glass0e27b872015-08-10 20:44:32 -0600139 mov %eax, %esp
Albert ARIBAUD6cb4c462015-11-25 17:56:32 +0100140 call board_init_f_init_reserve
Graeme Russ007818a2012-11-27 15:38:36 +0000141
Simon Glass47730122015-10-18 19:51:26 -0600142#ifdef CONFIG_DEBUG_UART
143 call debug_uart_init
144#endif
Simon Glass9bbb37f2015-08-02 18:07:21 -0600145
Simon Glass0e27b872015-08-10 20:44:32 -0600146 /* Get address of global_data */
147 mov %fs:0, %edx
Simon Glass9e60b432019-09-25 08:11:43 -0600148#if defined(CONFIG_USE_HOB) && !defined(CONFIG_USE_CAR)
Simon Glass0e27b872015-08-10 20:44:32 -0600149 /* Store the HOB list if we have one */
Bin Mengd560c5c2015-06-07 11:33:14 +0800150 test %esi, %esi
151 jz skip_hob
Simon Glass0e27b872015-08-10 20:44:32 -0600152 movl %esi, GD_HOB_LIST(%edx)
Bin Meng005f0af2014-12-12 21:05:31 +0800153
Park, Aiden6e3cc362019-08-03 08:30:12 +0000154#ifdef CONFIG_HAVE_FSP
Bin Meng12440cd2015-08-20 06:40:19 -0700155 /*
156 * After fsp_init() returns, the stack has already been switched to a
157 * place within system memory as defined by CONFIG_FSP_TEMP_RAM_ADDR.
158 * Enlarge the size of malloc() pool before relocation since we have
159 * plenty of memory now.
160 */
161 subl $CONFIG_FSP_SYS_MALLOC_F_LEN, %esp
162 movl %esp, GD_MALLOC_BASE(%edx)
Park, Aiden6e3cc362019-08-03 08:30:12 +0000163#endif
Bin Mengd560c5c2015-06-07 11:33:14 +0800164skip_hob:
Simon Glassf95ad8c2015-08-04 12:33:57 -0600165#else
166 /* Store table pointer */
Simon Glass0e27b872015-08-10 20:44:32 -0600167 movl %esi, GD_TABLE(%edx)
Bin Mengd560c5c2015-06-07 11:33:14 +0800168#endif
Simon Glass0e27b872015-08-10 20:44:32 -0600169 /* Store BIST */
170 movl %ebp, GD_BIST(%edx)
Graeme Russ35368962011-12-31 22:58:15 +1100171
Graeme Russ38183932011-02-12 15:11:54 +1100172 /* Set parameter to board_init_f() to boot flags */
Simon Glass245561d2014-11-12 22:42:09 -0700173 post_code(POST_START_DONE)
Graeme Russ45fc1d82011-04-13 19:43:26 +1000174 xorl %eax, %eax
Graeme Russ5fb91cc2010-10-07 20:03:29 +1100175
Simon Glass611f7492015-07-31 09:31:25 -0600176 /* Enter, U-Boot! */
Graeme Russ45fc1d82011-04-13 19:43:26 +1000177 call board_init_f
wdenk591dda52002-11-18 00:14:45 +0000178
179 /* indicate (lack of) progress */
wdenk57b2d802003-06-27 21:31:46 +0000180 movw $0x85, %ax
Graeme Russ9c44afc2011-02-12 15:11:58 +1100181 jmp die
182
Graeme Russd7755b42012-01-01 15:06:39 +1100183.globl board_init_f_r_trampoline
184.type board_init_f_r_trampoline, @function
185board_init_f_r_trampoline:
Graeme Russ9c44afc2011-02-12 15:11:58 +1100186 /*
187 * SDRAM has been initialised, U-Boot code has been copied into
188 * RAM, BSS has been cleared and relocation adjustments have been
189 * made. It is now time to jump into the in-RAM copy of U-Boot
190 *
Graeme Russd7755b42012-01-01 15:06:39 +1100191 * %eax = Address of top of new stack
Graeme Russ9c44afc2011-02-12 15:11:58 +1100192 */
193
Graeme Russ007818a2012-11-27 15:38:36 +0000194 /* Stack grows down from top of SDRAM */
Graeme Russ9c44afc2011-02-12 15:11:58 +1100195 movl %eax, %esp
196
Simon Glass0e27b872015-08-10 20:44:32 -0600197 /* See if we need to disable CAR */
Simon Glass78da72c2015-01-01 16:18:13 -0700198 call car_uninit
Bin Meng253a24a2018-10-25 03:05:37 -0700199
Simon Glass611f7492015-07-31 09:31:25 -0600200 /* Re-enter U-Boot by calling board_init_f_r() */
Graeme Russd7755b42012-01-01 15:06:39 +1100201 call board_init_f_r
Graeme Russ9c44afc2011-02-12 15:11:58 +1100202
Simon Glassd4f266f2019-05-02 10:52:27 -0600203#ifdef CONFIG_TPL
204.globl jump_to_spl
205.type jump_to_spl, @function
206jump_to_spl:
207 /* Reset stack to the top of CAR space */
208 movl $(CONFIG_SYS_CAR_ADDR + CONFIG_SYS_CAR_SIZE - 4), %esp
209#ifdef CONFIG_DCACHE_RAM_MRC_VAR_SIZE
210 subl $CONFIG_DCACHE_RAM_MRC_VAR_SIZE, %esp
211#endif
212
213 jmp *%eax
214#endif
215
Graeme Russc379b5d2011-11-08 02:33:23 +0000216die:
217 hlt
wdenk591dda52002-11-18 00:14:45 +0000218 jmp die
wdenk57b2d802003-06-27 21:31:46 +0000219 hlt
Graeme Russ8accbb92010-04-24 00:05:42 +1000220
Bin Meng253a24a2018-10-25 03:05:37 -0700221WEAK(car_uninit)
222 ret
223ENDPROC(car_uninit)
224
Graeme Russ8accbb92010-04-24 00:05:42 +1000225blank_idt_ptr:
226 .word 0 /* limit */
227 .long 0 /* base */
Graeme Russ786c3952011-11-08 02:33:19 +0000228
229 .p2align 2 /* force 4-byte alignment */
230
Simon Glass611f7492015-07-31 09:31:25 -0600231 /* Add a multiboot header so U-Boot can be loaded by GRUB2 */
Graeme Russ786c3952011-11-08 02:33:19 +0000232multiboot_header:
233 /* magic */
Simon Glass611f7492015-07-31 09:31:25 -0600234 .long 0x1badb002
Graeme Russ786c3952011-11-08 02:33:19 +0000235 /* flags */
236 .long (1 << 16)
237 /* checksum */
238 .long -0x1BADB002 - (1 << 16)
239 /* header addr */
240 .long multiboot_header - _x86boot_start + CONFIG_SYS_TEXT_BASE
241 /* load addr */
242 .long CONFIG_SYS_TEXT_BASE
243 /* load end addr */
244 .long 0
245 /* bss end addr */
246 .long 0
247 /* entry addr */
248 .long CONFIG_SYS_TEXT_BASE
Simon Glassb4ded742016-03-16 07:44:40 -0600249
Andy Shevchenko2ae7da02017-02-05 16:52:00 +0300250#ifdef CONFIG_X86_LOAD_FROM_32_BIT
Simon Glassb4ded742016-03-16 07:44:40 -0600251 /*
252 * The following Global Descriptor Table is just enough to get us into
253 * 'Flat Protected Mode' - It will be discarded as soon as the final
254 * GDT is setup in a safe location in RAM
255 */
256gdt_ptr2:
257 .word 0x1f /* limit (31 bytes = 4 GDT entries - 1) */
258 .long gdt_rom2 /* base */
259
260 /* Some CPUs are picky about GDT alignment... */
261 .align 16
262.globl gdt_rom2
263gdt_rom2:
264 /*
265 * The GDT table ...
266 *
267 * Selector Type
268 * 0x00 NULL
269 * 0x08 Unused
270 * 0x10 32bit code
271 * 0x18 32bit data/stack
272 */
273 /* The NULL Desciptor - Mandatory */
274 .word 0x0000 /* limit_low */
275 .word 0x0000 /* base_low */
276 .byte 0x00 /* base_middle */
277 .byte 0x00 /* access */
278 .byte 0x00 /* flags + limit_high */
279 .byte 0x00 /* base_high */
280
281 /* Unused Desciptor - (matches Linux) */
282 .word 0x0000 /* limit_low */
283 .word 0x0000 /* base_low */
284 .byte 0x00 /* base_middle */
285 .byte 0x00 /* access */
286 .byte 0x00 /* flags + limit_high */
287 .byte 0x00 /* base_high */
288
289 /*
290 * The Code Segment Descriptor:
291 * - Base = 0x00000000
292 * - Size = 4GB
293 * - Access = Present, Ring 0, Exec (Code), Readable
294 * - Flags = 4kB Granularity, 32-bit
295 */
296 .word 0xffff /* limit_low */
297 .word 0x0000 /* base_low */
298 .byte 0x00 /* base_middle */
299 .byte 0x9b /* access */
300 .byte 0xcf /* flags + limit_high */
301 .byte 0x00 /* base_high */
302
303 /*
304 * The Data Segment Descriptor:
305 * - Base = 0x00000000
306 * - Size = 4GB
307 * - Access = Present, Ring 0, Non-Exec (Data), Writable
308 * - Flags = 4kB Granularity, 32-bit
309 */
310 .word 0xffff /* limit_low */
311 .word 0x0000 /* base_low */
312 .byte 0x00 /* base_middle */
313 .byte 0x93 /* access */
314 .byte 0xcf /* flags + limit_high */
315 .byte 0x00 /* base_high */
316#endif