blob: b9c29349cc6ec2fcc22b42313b7b4cc504be347d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +03002/*
3 * board/renesas/porter/porter.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +03007 */
8
9#include <common.h>
Simon Glass1f911d42019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030012#include <malloc.h>
13#include <dm.h>
14#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060015#include <env_internal.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030016#include <asm/processor.h>
17#include <asm/mach-types.h>
18#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090019#include <linux/errno.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030020#include <asm/arch/sys_proto.h>
21#include <asm/gpio.h>
22#include <asm/arch/rmobile.h>
23#include <asm/arch/rcar-mstp.h>
24#include <asm/arch/sh_sdhi.h>
25#include <netdev.h>
26#include <miiphy.h>
27#include <i2c.h>
28#include <div64.h>
29#include "qos.h"
30
31DECLARE_GLOBAL_DATA_PTR;
32
33#define CLK2MHZ(clk) (clk / 1000 / 1000)
34void s_init(void)
35{
36 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
37 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
38 u32 stc;
39
40 /* Watchdog init */
41 writel(0xA5A5A500, &rwdt->rwtcsra);
42 writel(0xA5A5A500, &swdt->swtcsra);
43
44 /* CPU frequency setting. Set to 1.5GHz */
45 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
46 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
47
48 /* QoS */
49 qos_init();
50}
51
Marek Vasuta5bbe262018-01-07 19:32:56 +010052#define TMU0_MSTP125 BIT(25)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030053
54#define SD2CKCR 0xE615026C
55#define SD_97500KHZ 0x7
56
57int board_early_init_f(void)
58{
59 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
60
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030061 /*
62 * SD0 clock is set to 97.5MHz by default.
63 * Set SD2 to the 97.5MHz as well.
64 */
65 writel(SD_97500KHZ, SD2CKCR);
66
67 return 0;
68}
69
Marek Vasutb97daa62018-02-17 00:35:23 +010070#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
71
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030072int board_init(void)
73{
74 /* adress of boot parameters */
75 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
76
Marek Vasutb97daa62018-02-17 00:35:23 +010077 /* Force ethernet PHY out of reset */
78 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
79 gpio_direction_output(ETHERNET_PHY_RESET, 0);
80 mdelay(10);
81 gpio_direction_output(ETHERNET_PHY_RESET, 1);
82
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030083 return 0;
84}
85
Marek Vasuta5bbe262018-01-07 19:32:56 +010086int dram_init(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030087{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053088 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasuta5bbe262018-01-07 19:32:56 +010089 return -EINVAL;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030090
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030091 return 0;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030092}
93
Marek Vasuta5bbe262018-01-07 19:32:56 +010094int dram_init_banksize(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030095{
Marek Vasuta5bbe262018-01-07 19:32:56 +010096 fdtdec_setup_memory_banksize();
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030097
98 return 0;
99}
100
101/* porter has KSZ8041RNLI */
102#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100103#define PHY_LED_MODE 0xC000
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300104#define PHY_LED_MODE_ACK 0x4000
105int board_phy_config(struct phy_device *phydev)
106{
107 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
108 ret &= ~PHY_LED_MODE;
109 ret |= PHY_LED_MODE_ACK;
110 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
111
112 return 0;
113}
114
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300115void reset_cpu(ulong addr)
116{
Marek Vasut5e61b942018-02-17 02:16:48 +0100117 struct udevice *dev;
118 const u8 pmic_bus = 6;
119 const u8 pmic_addr = 0x5a;
120 u8 data;
121 int ret;
122
123 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
124 if (ret)
125 hang();
126
127 ret = dm_i2c_read(dev, 0x13, &data, 1);
128 if (ret)
129 hang();
130
131 data |= BIT(1);
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300132
Marek Vasut5e61b942018-02-17 02:16:48 +0100133 ret = dm_i2c_write(dev, 0x13, &data, 1);
134 if (ret)
135 hang();
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300136}
Marek Vasutebcf2812018-04-17 02:49:48 +0200137
138enum env_location env_get_location(enum env_operation op, int prio)
139{
140 const u32 load_magic = 0xb33fc0de;
141
142 /* Block environment access if loaded using JTAG */
143 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
144 (op != ENVOP_INIT))
145 return ENVL_UNKNOWN;
146
147 if (prio)
148 return ENVL_UNKNOWN;
149
150 return ENVL_SPI_FLASH;
151}