blob: b43373f13449f4eec3e0ebdac1cd99f27e715ef7 [file] [log] [blame]
Stefano Babice1b6f592010-07-06 19:32:09 +02001/*
2 * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * (C) Copyright 2009 Freescale Semiconductor, Inc.
5 *
6 * Configuration settings for the MX51-3Stack Freescale board.
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
Stefano Babice1b6f592010-07-06 19:32:09 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Stefano Babice1b6f592010-07-06 19:32:09 +020014
15#define CONFIG_MX51 /* in a mx51 */
Fabio Estevam6b524c42011-05-10 08:13:56 +000016#define CONFIG_SYS_TEXT_BASE 0x97800000
Stefano Babice1b6f592010-07-06 19:32:09 +020017
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000018#include <asm/arch/imx-regs.h>
19
Stefano Babice1b6f592010-07-06 19:32:09 +020020#define CONFIG_DISPLAY_CPUINFO
21#define CONFIG_DISPLAY_BOARDINFO
22
23#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
Stefano Babice1b6f592010-07-06 19:32:09 +020024#define CONFIG_SETUP_MEMORY_TAGS
25#define CONFIG_INITRD_TAG
Helmut Raigerd5a184b2011-10-20 04:19:47 +000026#define CONFIG_BOARD_LATE_INIT
Stefano Babice1b6f592010-07-06 19:32:09 +020027
Stefano Babic0da928a2011-10-27 14:30:27 +020028#ifndef MACH_TYPE_TTC_VISION2
29#define MACH_TYPE_TTC_VISION2 2775
30#endif
Fabio Estevam9f55dc02011-09-23 02:50:51 +000031#define CONFIG_MACH_TYPE MACH_TYPE_TTC_VISION2
32
Stefano Babice1b6f592010-07-06 19:32:09 +020033/*
34 * Size of malloc() pool
35 */
Stefano Babic61852442011-09-28 11:21:15 +020036#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Stefano Babice1b6f592010-07-06 19:32:09 +020037
Stefano Babice1b6f592010-07-06 19:32:09 +020038/*
39 * Hardware drivers
40 */
41#define CONFIG_MXC_UART
Stefano Babic1ca47d92011-11-22 15:22:39 +010042#define CONFIG_MXC_UART_BASE UART3_BASE
Stefano Babice1b6f592010-07-06 19:32:09 +020043#define CONFIG_MXC_GPIO
44#define CONFIG_MXC_SPI
45#define CONFIG_HW_WATCHDOG
46
47 /*
48 * SPI Configs
49 * */
50#define CONFIG_FSL_SF
51#define CONFIG_CMD_SF
52
Stefano Babice1b6f592010-07-06 19:32:09 +020053#define CONFIG_SPI_FLASH_STMICRO
54
55/*
56 * Use gpio 4 pin 25 as chip select for SPI flash
57 * This corresponds to gpio 121
58 */
Nikita Kiryanov00cd7382014-08-20 15:08:50 +030059#define CONFIG_SF_DEFAULT_CS 1
Stefano Babice1b6f592010-07-06 19:32:09 +020060#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
61#define CONFIG_SF_DEFAULT_SPEED 25000000
62
Nikita Kiryanov00cd7382014-08-20 15:08:50 +030063#define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
Stefano Babice1b6f592010-07-06 19:32:09 +020064#define CONFIG_ENV_SPI_BUS 0
65#define CONFIG_ENV_SPI_MAX_HZ 25000000
66#define CONFIG_ENV_SPI_MODE SPI_MODE_0
67
68#define CONFIG_ENV_OFFSET (6 * 64 * 1024)
69#define CONFIG_ENV_SECT_SIZE (1 * 64 * 1024)
70#define CONFIG_ENV_SIZE (4 * 1024)
71
72#define CONFIG_FSL_ENV_IN_SF
73#define CONFIG_ENV_IS_IN_SPI_FLASH
74
75/* PMIC Controller */
Łukasz Majewski1b6d9ed2012-11-13 03:22:14 +000076#define CONFIG_POWER
77#define CONFIG_POWER_SPI
78#define CONFIG_POWER_FSL
Stefano Babice1b6f592010-07-06 19:32:09 +020079#define CONFIG_FSL_PMIC_BUS 0
80#define CONFIG_FSL_PMIC_CS 0
81#define CONFIG_FSL_PMIC_CLK 2500000
82#define CONFIG_FSL_PMIC_MODE SPI_MODE_0
Stefano Babic470760e2011-10-02 12:58:03 +020083#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam3f8d1782011-10-24 06:44:15 +000084#define CONFIG_RTC_MC13XXX
Stefano Babice1b6f592010-07-06 19:32:09 +020085
86/*
87 * MMC Configs
88 */
89#define CONFIG_FSL_ESDHC
90#ifdef CONFIG_FSL_ESDHC
91#define CONFIG_SYS_FSL_ESDHC_ADDR (0x70004000)
92#define CONFIG_SYS_FSL_ESDHC_NUM 1
93
94#define CONFIG_MMC
95
96#define CONFIG_CMD_MMC
97#define CONFIG_GENERIC_MMC
98#define CONFIG_CMD_FAT
99#define CONFIG_DOS_PARTITION
100#endif
101
102#define CONFIG_CMD_DATE
103
104/*
105 * Eth Configs
106 */
107#define CONFIG_HAS_ETH1
Stefano Babice1b6f592010-07-06 19:32:09 +0200108#define CONFIG_MII
Stefano Babice1b6f592010-07-06 19:32:09 +0200109
110#define CONFIG_FEC_MXC
111#define IMX_FEC_BASE FEC_BASE_ADDR
112#define CONFIG_FEC_MXC_PHYADDR 0x1F
113
114#define CONFIG_CMD_PING
115#define CONFIG_CMD_MII
Stefano Babice1b6f592010-07-06 19:32:09 +0200116
117/* allow to overwrite serial and ethaddr */
118#define CONFIG_ENV_OVERWRITE
119#define CONFIG_CONS_INDEX 3
120#define CONFIG_BAUDRATE 115200
Stefano Babice1b6f592010-07-06 19:32:09 +0200121
122/***********************************************************
123 * Command definition
124 ***********************************************************/
125
Stefano Babice1b6f592010-07-06 19:32:09 +0200126#define CONFIG_CMD_SPI
Stefano Babice1b6f592010-07-06 19:32:09 +0200127
128#define CONFIG_BOOTDELAY 3
129
130#define CONFIG_LOADADDR 0x90800000 /* loadaddr env var */
131
132#define CONFIG_EXTRA_ENV_SETTINGS \
133 "netdev=eth0\0" \
134 "loadaddr=0x90800000\0"
135
136/*
137 * Miscellaneous configurable options
138 */
139#define CONFIG_SYS_LONGHELP
Stefano Babice1b6f592010-07-06 19:32:09 +0200140#define CONFIG_AUTO_COMPLETE
141#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
142
143/* Print Buffer Size */
144#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
145 sizeof(CONFIG_SYS_PROMPT) + 16)
146#define CONFIG_SYS_MAXARGS 64 /* max number of command args */
147#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
148
149#define CONFIG_SYS_MEMTEST_START 0x90000000
150#define CONFIG_SYS_MEMTEST_END 0x10000
151
152#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
153
Stefano Babice1b6f592010-07-06 19:32:09 +0200154#define CONFIG_CMDLINE_EDITING
155#define CONFIG_SYS_HUSH_PARSER
Stefano Babice1b6f592010-07-06 19:32:09 +0200156
157/*
Stefano Babice1b6f592010-07-06 19:32:09 +0200158 * Physical Memory Map
159 */
160#define CONFIG_NR_DRAM_BANKS 2
161#define PHYS_SDRAM_1 CSD0_BASE_ADDR
162#define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
163#define PHYS_SDRAM_2 CSD1_BASE_ADDR
164#define PHYS_SDRAM_2_SIZE (256 * 1024 * 1024)
Stefano Babic23f01dc2011-01-21 17:39:03 +0100165#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
166#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
167#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
168
169#define CONFIG_SYS_INIT_SP_OFFSET \
170 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
171#define CONFIG_SYS_INIT_SP_ADDR \
172 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Stefano Babice1b6f592010-07-06 19:32:09 +0200173
Stefano Babice1b6f592010-07-06 19:32:09 +0200174#define CONFIG_BOARD_EARLY_INIT_F
175
176/* 166 MHz DDR RAM */
177#define CONFIG_SYS_DDR_CLKSEL 0
178#define CONFIG_SYS_CLKTL_CBCDR 0x19239100
Benoît Thébaudeauaa2bcc22012-11-05 10:07:04 +0000179#define CONFIG_SYS_MAIN_PWR_ON
Stefano Babice1b6f592010-07-06 19:32:09 +0200180
181#define CONFIG_SYS_NO_FLASH
182
Stefano Babic445a4822010-10-21 10:34:39 +0200183/*
184 * Framebuffer and LCD
185 */
186#define CONFIG_PREBOOT
Stefano Babic61852442011-09-28 11:21:15 +0200187#define CONFIG_VIDEO
Fabio Estevamc6dd2e02012-05-31 07:23:56 +0000188#define CONFIG_VIDEO_IPUV3
Stefano Babic61852442011-09-28 11:21:15 +0200189#define CONFIG_CFB_CONSOLE
190#define CONFIG_VGA_AS_SINGLE_DEVICE
Fabio Estevamacc86c52012-08-05 07:31:34 +0000191#define CONFIG_SYS_CONSOLE_IS_IN_ENV
192#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
Stefano Babic61852442011-09-28 11:21:15 +0200193#define CONFIG_VIDEO_BMP_RLE8
Stefano Babic445a4822010-10-21 10:34:39 +0200194#define CONFIG_SPLASH_SCREEN
195#define CONFIG_CMD_BMP
196#define CONFIG_BMP_16BPP
Fabio Estevam82692e22012-05-31 07:24:00 +0000197#define CONFIG_IPUV3_CLK 133000000
Stefano Babic445a4822010-10-21 10:34:39 +0200198
Stefano Babice1b6f592010-07-06 19:32:09 +0200199#endif /* __CONFIG_H */