blob: e411faa2b8139c2f4316c0882e7d080cbc9d2cdf [file] [log] [blame]
Stefano Babice1b6f592010-07-06 19:32:09 +02001/*
2 * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * (C) Copyright 2009 Freescale Semiconductor, Inc.
5 *
6 * Configuration settings for the MX51-3Stack Freescale board.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
Stefano Babice1b6f592010-07-06 19:32:09 +020027
28#define CONFIG_MX51 /* in a mx51 */
Fabio Estevam6b524c42011-05-10 08:13:56 +000029#define CONFIG_SYS_TEXT_BASE 0x97800000
Stefano Babice1b6f592010-07-06 19:32:09 +020030
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000031#include <asm/arch/imx-regs.h>
32
Jason Liue7a7ed22010-10-18 11:09:26 +080033#define CONFIG_SYS_MX5_HCLK 24000000
34#define CONFIG_SYS_MX5_CLK32 32768
Stefano Babice1b6f592010-07-06 19:32:09 +020035#define CONFIG_DISPLAY_CPUINFO
36#define CONFIG_DISPLAY_BOARDINFO
37
38#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
39#define CONFIG_REVISION_TAG
40#define CONFIG_SETUP_MEMORY_TAGS
41#define CONFIG_INITRD_TAG
42#define BOARD_LATE_INIT
43
Fabio Estevam9f55dc02011-09-23 02:50:51 +000044#define CONFIG_MACH_TYPE MACH_TYPE_TTC_VISION2
45
Stefano Babice1b6f592010-07-06 19:32:09 +020046/*
47 * Size of malloc() pool
48 */
Stefano Babic61852442011-09-28 11:21:15 +020049#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Stefano Babice1b6f592010-07-06 19:32:09 +020050
Stefano Babice1b6f592010-07-06 19:32:09 +020051/*
52 * Hardware drivers
53 */
54#define CONFIG_MXC_UART
55#define CONFIG_SYS_MX51_UART3
56#define CONFIG_MXC_GPIO
57#define CONFIG_MXC_SPI
58#define CONFIG_HW_WATCHDOG
59
60 /*
61 * SPI Configs
62 * */
63#define CONFIG_FSL_SF
64#define CONFIG_CMD_SF
65
66#define CONFIG_SPI_FLASH
67#define CONFIG_SPI_FLASH_STMICRO
68
69/*
70 * Use gpio 4 pin 25 as chip select for SPI flash
71 * This corresponds to gpio 121
72 */
73#define CONFIG_SPI_FLASH_CS (1 | (121 << 8))
74#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
75#define CONFIG_SF_DEFAULT_SPEED 25000000
76
77#define CONFIG_ENV_SPI_CS (1 | (121 << 8))
78#define CONFIG_ENV_SPI_BUS 0
79#define CONFIG_ENV_SPI_MAX_HZ 25000000
80#define CONFIG_ENV_SPI_MODE SPI_MODE_0
81
82#define CONFIG_ENV_OFFSET (6 * 64 * 1024)
83#define CONFIG_ENV_SECT_SIZE (1 * 64 * 1024)
84#define CONFIG_ENV_SIZE (4 * 1024)
85
86#define CONFIG_FSL_ENV_IN_SF
87#define CONFIG_ENV_IS_IN_SPI_FLASH
88
89/* PMIC Controller */
90#define CONFIG_FSL_PMIC
91#define CONFIG_FSL_PMIC_BUS 0
92#define CONFIG_FSL_PMIC_CS 0
93#define CONFIG_FSL_PMIC_CLK 2500000
94#define CONFIG_FSL_PMIC_MODE SPI_MODE_0
95#define CONFIG_RTC_MC13783
96
97/*
98 * MMC Configs
99 */
100#define CONFIG_FSL_ESDHC
101#ifdef CONFIG_FSL_ESDHC
102#define CONFIG_SYS_FSL_ESDHC_ADDR (0x70004000)
103#define CONFIG_SYS_FSL_ESDHC_NUM 1
104
105#define CONFIG_MMC
106
107#define CONFIG_CMD_MMC
108#define CONFIG_GENERIC_MMC
109#define CONFIG_CMD_FAT
110#define CONFIG_DOS_PARTITION
111#endif
112
113#define CONFIG_CMD_DATE
114
115/*
116 * Eth Configs
117 */
118#define CONFIG_HAS_ETH1
Stefano Babice1b6f592010-07-06 19:32:09 +0200119#define CONFIG_MII
120#define CONFIG_DISCOVER_PHY
121
122#define CONFIG_FEC_MXC
123#define IMX_FEC_BASE FEC_BASE_ADDR
124#define CONFIG_FEC_MXC_PHYADDR 0x1F
125
126#define CONFIG_CMD_PING
127#define CONFIG_CMD_MII
128#define CONFIG_CMD_NET
129
130/* allow to overwrite serial and ethaddr */
131#define CONFIG_ENV_OVERWRITE
132#define CONFIG_CONS_INDEX 3
133#define CONFIG_BAUDRATE 115200
134#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
135
136/***********************************************************
137 * Command definition
138 ***********************************************************/
139
140#include <config_cmd_default.h>
141
142#define CONFIG_CMD_SPI
143#undef CONFIG_CMD_IMLS
144
145#define CONFIG_BOOTDELAY 3
146
147#define CONFIG_LOADADDR 0x90800000 /* loadaddr env var */
148
149#define CONFIG_EXTRA_ENV_SETTINGS \
150 "netdev=eth0\0" \
151 "loadaddr=0x90800000\0"
152
153/*
154 * Miscellaneous configurable options
155 */
156#define CONFIG_SYS_LONGHELP
157#define CONFIG_SYS_PROMPT "Vision II U-boot > "
158#define CONFIG_AUTO_COMPLETE
159#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
160
161/* Print Buffer Size */
162#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
163 sizeof(CONFIG_SYS_PROMPT) + 16)
164#define CONFIG_SYS_MAXARGS 64 /* max number of command args */
165#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
166
167#define CONFIG_SYS_MEMTEST_START 0x90000000
168#define CONFIG_SYS_MEMTEST_END 0x10000
169
170#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
171
172#define CONFIG_SYS_HZ 1000
173#define CONFIG_CMDLINE_EDITING
174#define CONFIG_SYS_HUSH_PARSER
175#define CONFIG_SYS_PROMPT_HUSH_PS2 "Vision II U-boot > "
176
177/*
178 * Stack sizes
179 */
180#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
181
182/*
183 * Physical Memory Map
184 */
185#define CONFIG_NR_DRAM_BANKS 2
186#define PHYS_SDRAM_1 CSD0_BASE_ADDR
187#define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
188#define PHYS_SDRAM_2 CSD1_BASE_ADDR
189#define PHYS_SDRAM_2_SIZE (256 * 1024 * 1024)
Stefano Babic23f01dc2011-01-21 17:39:03 +0100190#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
191#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
192#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
193
194#define CONFIG_SYS_INIT_SP_OFFSET \
195 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
196#define CONFIG_SYS_INIT_SP_ADDR \
197 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Stefano Babice1b6f592010-07-06 19:32:09 +0200198
Stefano Babice1b6f592010-07-06 19:32:09 +0200199#define CONFIG_BOARD_EARLY_INIT_F
200
201/* 166 MHz DDR RAM */
202#define CONFIG_SYS_DDR_CLKSEL 0
203#define CONFIG_SYS_CLKTL_CBCDR 0x19239100
204
205#define CONFIG_SYS_NO_FLASH
206
Stefano Babic445a4822010-10-21 10:34:39 +0200207/*
208 * Framebuffer and LCD
209 */
210#define CONFIG_PREBOOT
Stefano Babic61852442011-09-28 11:21:15 +0200211#define CONFIG_VIDEO
Stefano Babic445a4822010-10-21 10:34:39 +0200212#define CONFIG_VIDEO_MX5
Stefano Babic61852442011-09-28 11:21:15 +0200213#define CONFIG_CFB_CONSOLE
214#define CONFIG_VGA_AS_SINGLE_DEVICE
215#define CONFIG_VIDEO_BMP_RLE8
Stefano Babic445a4822010-10-21 10:34:39 +0200216#define CONFIG_SPLASH_SCREEN
217#define CONFIG_CMD_BMP
218#define CONFIG_BMP_16BPP
219
Stefano Babice1b6f592010-07-06 19:32:09 +0200220#endif /* __CONFIG_H */