blob: ddd1c0605999876e4abd5d450ca4660bc0b31fb7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01002/*
3 * Copyright (C) 2005-2006 Atmel Corporation
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01004 */
5#include <common.h>
Wenyou Yang3d8d3482016-11-02 10:06:56 +08006#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -07007#include <cpu_func.h>
Simon Glass75c5d182016-05-05 07:28:11 -06008#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010010
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010011/*
12 * The u-boot networking stack is a little weird. It seems like the
13 * networking core allocates receive buffers up front without any
14 * regard to the hardware that's supposed to actually receive those
15 * packets.
16 *
17 * The MACB receives packets into 128-byte receive buffers, so the
18 * buffers allocated by the core isn't very practical to use. We'll
19 * allocate our own, but we need one such buffer in case a packet
20 * wraps around the DMA ring so that we have to copy it.
21 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020022 * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010023 * configuration header. This way, the core allocates one RX buffer
24 * and one TX buffer, each of which can hold a ethernet packet of
25 * maximum size.
26 *
27 * For some reason, the networking core unconditionally specifies a
28 * 32-byte packet "alignment" (which really should be called
29 * "padding"). MACB shouldn't need that, but we'll refrain from any
30 * core modifications here...
31 */
32
33#include <net.h>
Simon Glass75c5d182016-05-05 07:28:11 -060034#ifndef CONFIG_DM_ETH
Ben Warren2f2b6b62008-08-31 22:22:04 -070035#include <netdev.h>
Simon Glass75c5d182016-05-05 07:28:11 -060036#endif
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010037#include <malloc.h>
Semih Hazar790088e2009-12-17 15:07:15 +020038#include <miiphy.h>
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010039
40#include <linux/mii.h>
41#include <asm/io.h>
Masahiro Yamada6373a172020-02-14 16:40:19 +090042#include <linux/dma-mapping.h>
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010043#include <asm/arch/clk.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090044#include <linux/errno.h>
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010045
46#include "macb.h"
47
Wenyou Yang7b811852016-05-17 13:11:35 +080048DECLARE_GLOBAL_DATA_PTR;
49
Ramon Fried377d19d2019-07-14 18:25:14 +030050/*
51 * These buffer sizes must be power of 2 and divisible
52 * by RX_BUFFER_MULTIPLE
53 */
54#define MACB_RX_BUFFER_SIZE 128
55#define GEM_RX_BUFFER_SIZE 2048
Ramon Friedb40501f2019-07-16 22:04:36 +030056#define RX_BUFFER_MULTIPLE 64
Ramon Fried377d19d2019-07-14 18:25:14 +030057
58#define MACB_RX_RING_SIZE 32
Andreas Bießmann1e868122014-05-26 22:55:18 +020059#define MACB_TX_RING_SIZE 16
Ramon Fried377d19d2019-07-14 18:25:14 +030060
Andreas Bießmann1e868122014-05-26 22:55:18 +020061#define MACB_TX_TIMEOUT 1000
62#define MACB_AUTONEG_TIMEOUT 5000000
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010063
Wilson Lee41d6d1e2017-08-22 20:25:07 -070064#ifdef CONFIG_MACB_ZYNQ
65/* INCR4 AHB bursts */
66#define MACB_ZYNQ_GEM_DMACR_BLENGTH 0x00000004
67/* Use full configured addressable space (8 Kb) */
68#define MACB_ZYNQ_GEM_DMACR_RXSIZE 0x00000300
69/* Use full configured addressable space (4 Kb) */
70#define MACB_ZYNQ_GEM_DMACR_TXSIZE 0x00000400
71/* Set RXBUF with use of 128 byte */
72#define MACB_ZYNQ_GEM_DMACR_RXBUF 0x00020000
73#define MACB_ZYNQ_GEM_DMACR_INIT \
74 (MACB_ZYNQ_GEM_DMACR_BLENGTH | \
75 MACB_ZYNQ_GEM_DMACR_RXSIZE | \
76 MACB_ZYNQ_GEM_DMACR_TXSIZE | \
77 MACB_ZYNQ_GEM_DMACR_RXBUF)
78#endif
79
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010080struct macb_dma_desc {
81 u32 addr;
82 u32 ctrl;
83};
84
Wu, Josh18052402014-05-27 16:31:05 +080085#define DMA_DESC_BYTES(n) (n * sizeof(struct macb_dma_desc))
86#define MACB_TX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_TX_RING_SIZE))
87#define MACB_RX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_RX_RING_SIZE))
Wu, Josh012d68d2015-06-03 16:45:44 +080088#define MACB_TX_DUMMY_DMA_DESC_SIZE (DMA_DESC_BYTES(1))
Wu, Josh18052402014-05-27 16:31:05 +080089
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010090#define RXBUF_FRMLEN_MASK 0x00000fff
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010091#define TXBUF_FRMLEN_MASK 0x000007ff
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010092
93struct macb_device {
94 void *regs;
Anup Patel88799a62019-07-24 04:09:32 +000095
Anup Patela1818b12019-07-24 04:09:37 +000096 bool is_big_endian;
97
Anup Patel88799a62019-07-24 04:09:32 +000098 const struct macb_config *config;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +010099
100 unsigned int rx_tail;
101 unsigned int tx_head;
102 unsigned int tx_tail;
Simon Glass5ad27512016-05-05 07:28:09 -0600103 unsigned int next_rx_tail;
104 bool wrapped;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100105
106 void *rx_buffer;
107 void *tx_buffer;
108 struct macb_dma_desc *rx_ring;
109 struct macb_dma_desc *tx_ring;
Ramon Fried377d19d2019-07-14 18:25:14 +0300110 size_t rx_buffer_size;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100111
112 unsigned long rx_buffer_dma;
113 unsigned long rx_ring_dma;
114 unsigned long tx_ring_dma;
115
Wu, Josh012d68d2015-06-03 16:45:44 +0800116 struct macb_dma_desc *dummy_desc;
117 unsigned long dummy_desc_dma;
118
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100119 const struct device *dev;
Simon Glass75c5d182016-05-05 07:28:11 -0600120#ifndef CONFIG_DM_ETH
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100121 struct eth_device netdev;
Simon Glass75c5d182016-05-05 07:28:11 -0600122#endif
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100123 unsigned short phy_addr;
Bo Shen7d91deb2013-04-24 15:59:27 +0800124 struct mii_dev *bus;
Wenyou Yang44835ea2017-04-14 14:36:04 +0800125#ifdef CONFIG_PHYLIB
126 struct phy_device *phydev;
127#endif
Wenyou Yang7b811852016-05-17 13:11:35 +0800128
129#ifdef CONFIG_DM_ETH
Wenyou Yang19449362017-02-14 16:24:40 +0800130#ifdef CONFIG_CLK
Wenyou Yang3d8d3482016-11-02 10:06:56 +0800131 unsigned long pclk_rate;
Wenyou Yang19449362017-02-14 16:24:40 +0800132#endif
Wenyou Yang7b811852016-05-17 13:11:35 +0800133 phy_interface_t phy_interface;
134#endif
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100135};
Ramon Fried834040c2019-07-16 22:04:35 +0300136
137struct macb_config {
138 unsigned int dma_burst_length;
Anup Patel88799a62019-07-24 04:09:32 +0000139
140 int (*clk_init)(struct udevice *dev, ulong rate);
Ramon Fried834040c2019-07-16 22:04:35 +0300141};
142
Simon Glass75c5d182016-05-05 07:28:11 -0600143#ifndef CONFIG_DM_ETH
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100144#define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
Simon Glass75c5d182016-05-05 07:28:11 -0600145#endif
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100146
Bo Shen6f7d7d92013-04-24 15:59:28 +0800147static int macb_is_gem(struct macb_device *macb)
148{
Atish Patrae1a85182019-02-25 08:14:42 +0000149 return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) >= 0x2;
Bo Shen6f7d7d92013-04-24 15:59:28 +0800150}
151
Gregory CLEMENTf1a1e582015-12-16 14:50:34 +0100152#ifndef cpu_is_sama5d2
153#define cpu_is_sama5d2() 0
154#endif
155
156#ifndef cpu_is_sama5d4
157#define cpu_is_sama5d4() 0
158#endif
159
160static int gem_is_gigabit_capable(struct macb_device *macb)
161{
162 /*
Robert P. J. Day8c60f922016-05-04 04:47:31 -0400163 * The GEM controllers embedded in SAMA5D2 and SAMA5D4 are
Gregory CLEMENTf1a1e582015-12-16 14:50:34 +0100164 * configured to support only 10/100.
165 */
166 return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4();
167}
168
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200169static void macb_mdio_write(struct macb_device *macb, u8 phy_adr, u8 reg,
170 u16 value)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100171{
172 unsigned long netctl;
173 unsigned long netstat;
174 unsigned long frame;
175
176 netctl = macb_readl(macb, NCR);
177 netctl |= MACB_BIT(MPE);
178 macb_writel(macb, NCR, netctl);
179
180 frame = (MACB_BF(SOF, 1)
181 | MACB_BF(RW, 1)
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200182 | MACB_BF(PHYA, phy_adr)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100183 | MACB_BF(REGA, reg)
184 | MACB_BF(CODE, 2)
185 | MACB_BF(DATA, value));
186 macb_writel(macb, MAN, frame);
187
188 do {
189 netstat = macb_readl(macb, NSR);
190 } while (!(netstat & MACB_BIT(IDLE)));
191
192 netctl = macb_readl(macb, NCR);
193 netctl &= ~MACB_BIT(MPE);
194 macb_writel(macb, NCR, netctl);
195}
196
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200197static u16 macb_mdio_read(struct macb_device *macb, u8 phy_adr, u8 reg)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100198{
199 unsigned long netctl;
200 unsigned long netstat;
201 unsigned long frame;
202
203 netctl = macb_readl(macb, NCR);
204 netctl |= MACB_BIT(MPE);
205 macb_writel(macb, NCR, netctl);
206
207 frame = (MACB_BF(SOF, 1)
208 | MACB_BF(RW, 2)
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200209 | MACB_BF(PHYA, phy_adr)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100210 | MACB_BF(REGA, reg)
211 | MACB_BF(CODE, 2));
212 macb_writel(macb, MAN, frame);
213
214 do {
215 netstat = macb_readl(macb, NSR);
216 } while (!(netstat & MACB_BIT(IDLE)));
217
218 frame = macb_readl(macb, MAN);
219
220 netctl = macb_readl(macb, NCR);
221 netctl &= ~MACB_BIT(MPE);
222 macb_writel(macb, NCR, netctl);
223
224 return MACB_BFEXT(DATA, frame);
225}
226
Joe Hershberger9e5742b2013-06-24 19:06:38 -0500227void __weak arch_get_mdio_control(const char *name)
Shiraz Hashim77cdf0f2012-12-13 17:22:52 +0530228{
229 return;
230}
231
Bo Shen7d91deb2013-04-24 15:59:27 +0800232#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Semih Hazar790088e2009-12-17 15:07:15 +0200233
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500234int macb_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
Semih Hazar790088e2009-12-17 15:07:15 +0200235{
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500236 u16 value = 0;
Simon Glass75c5d182016-05-05 07:28:11 -0600237#ifdef CONFIG_DM_ETH
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500238 struct udevice *dev = eth_get_dev_by_name(bus->name);
Simon Glass75c5d182016-05-05 07:28:11 -0600239 struct macb_device *macb = dev_get_priv(dev);
240#else
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500241 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Semih Hazar790088e2009-12-17 15:07:15 +0200242 struct macb_device *macb = to_macb(dev);
Simon Glass75c5d182016-05-05 07:28:11 -0600243#endif
Semih Hazar790088e2009-12-17 15:07:15 +0200244
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500245 arch_get_mdio_control(bus->name);
Josef Holzmayr017feb52019-10-02 21:22:52 +0200246 value = macb_mdio_read(macb, phy_adr, reg);
Semih Hazar790088e2009-12-17 15:07:15 +0200247
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500248 return value;
Semih Hazar790088e2009-12-17 15:07:15 +0200249}
250
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500251int macb_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
252 u16 value)
Semih Hazar790088e2009-12-17 15:07:15 +0200253{
Simon Glass75c5d182016-05-05 07:28:11 -0600254#ifdef CONFIG_DM_ETH
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500255 struct udevice *dev = eth_get_dev_by_name(bus->name);
Simon Glass75c5d182016-05-05 07:28:11 -0600256 struct macb_device *macb = dev_get_priv(dev);
257#else
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500258 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Semih Hazar790088e2009-12-17 15:07:15 +0200259 struct macb_device *macb = to_macb(dev);
Simon Glass75c5d182016-05-05 07:28:11 -0600260#endif
Semih Hazar790088e2009-12-17 15:07:15 +0200261
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500262 arch_get_mdio_control(bus->name);
Josef Holzmayr017feb52019-10-02 21:22:52 +0200263 macb_mdio_write(macb, phy_adr, reg, value);
Semih Hazar790088e2009-12-17 15:07:15 +0200264
265 return 0;
266}
267#endif
268
Wu, Josh18052402014-05-27 16:31:05 +0800269#define RX 1
270#define TX 0
271static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx)
272{
273 if (rx)
Heiko Schocher8353f9d2016-08-29 07:46:11 +0200274 invalidate_dcache_range(macb->rx_ring_dma,
275 ALIGN(macb->rx_ring_dma + MACB_RX_DMA_DESC_SIZE,
276 PKTALIGN));
Wu, Josh18052402014-05-27 16:31:05 +0800277 else
Heiko Schocher8353f9d2016-08-29 07:46:11 +0200278 invalidate_dcache_range(macb->tx_ring_dma,
279 ALIGN(macb->tx_ring_dma + MACB_TX_DMA_DESC_SIZE,
280 PKTALIGN));
Wu, Josh18052402014-05-27 16:31:05 +0800281}
282
283static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx)
284{
285 if (rx)
286 flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma +
Heiko Schocher8353f9d2016-08-29 07:46:11 +0200287 ALIGN(MACB_RX_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh18052402014-05-27 16:31:05 +0800288 else
289 flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma +
Heiko Schocher8353f9d2016-08-29 07:46:11 +0200290 ALIGN(MACB_TX_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh18052402014-05-27 16:31:05 +0800291}
292
293static inline void macb_flush_rx_buffer(struct macb_device *macb)
294{
295 flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
Stefan Roese7df65a52019-08-26 09:18:11 +0200296 ALIGN(macb->rx_buffer_size * MACB_RX_RING_SIZE,
297 PKTALIGN));
Wu, Josh18052402014-05-27 16:31:05 +0800298}
299
300static inline void macb_invalidate_rx_buffer(struct macb_device *macb)
301{
302 invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
Stefan Roese7df65a52019-08-26 09:18:11 +0200303 ALIGN(macb->rx_buffer_size * MACB_RX_RING_SIZE,
304 PKTALIGN));
Wu, Josh18052402014-05-27 16:31:05 +0800305}
Semih Hazar790088e2009-12-17 15:07:15 +0200306
Jon Loeligerb1d408a2007-07-09 17:30:01 -0500307#if defined(CONFIG_CMD_NET)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100308
Simon Glass5ad27512016-05-05 07:28:09 -0600309static int _macb_send(struct macb_device *macb, const char *name, void *packet,
310 int length)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100311{
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100312 unsigned long paddr, ctrl;
313 unsigned int tx_head = macb->tx_head;
314 int i;
315
316 paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
317
318 ctrl = length & TXBUF_FRMLEN_MASK;
Ramon Fried6402fb192019-07-16 22:04:33 +0300319 ctrl |= MACB_BIT(TX_LAST);
Andreas Bießmann1e868122014-05-26 22:55:18 +0200320 if (tx_head == (MACB_TX_RING_SIZE - 1)) {
Ramon Fried6402fb192019-07-16 22:04:33 +0300321 ctrl |= MACB_BIT(TX_WRAP);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100322 macb->tx_head = 0;
Andreas Bießmann1e868122014-05-26 22:55:18 +0200323 } else {
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100324 macb->tx_head++;
Andreas Bießmann1e868122014-05-26 22:55:18 +0200325 }
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100326
327 macb->tx_ring[tx_head].ctrl = ctrl;
328 macb->tx_ring[tx_head].addr = paddr;
Haavard Skinnemoen996e1472007-05-02 13:22:38 +0200329 barrier();
Wu, Josh18052402014-05-27 16:31:05 +0800330 macb_flush_ring_desc(macb, TX);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100331 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
332
333 /*
334 * I guess this is necessary because the networking core may
335 * re-use the transmit buffer as soon as we return...
336 */
Andreas Bießmann1e868122014-05-26 22:55:18 +0200337 for (i = 0; i <= MACB_TX_TIMEOUT; i++) {
Haavard Skinnemoen996e1472007-05-02 13:22:38 +0200338 barrier();
Wu, Josh18052402014-05-27 16:31:05 +0800339 macb_invalidate_ring_desc(macb, TX);
Haavard Skinnemoen996e1472007-05-02 13:22:38 +0200340 ctrl = macb->tx_ring[tx_head].ctrl;
Ramon Fried6402fb192019-07-16 22:04:33 +0300341 if (ctrl & MACB_BIT(TX_USED))
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100342 break;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100343 udelay(1);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100344 }
345
Masahiro Yamada05a5dba2020-02-14 16:40:18 +0900346 dma_unmap_single(paddr, length, DMA_TO_DEVICE);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100347
Andreas Bießmann1e868122014-05-26 22:55:18 +0200348 if (i <= MACB_TX_TIMEOUT) {
Ramon Fried6402fb192019-07-16 22:04:33 +0300349 if (ctrl & MACB_BIT(TX_UNDERRUN))
Simon Glass5ad27512016-05-05 07:28:09 -0600350 printf("%s: TX underrun\n", name);
Ramon Fried6402fb192019-07-16 22:04:33 +0300351 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
Simon Glass5ad27512016-05-05 07:28:09 -0600352 printf("%s: TX buffers exhausted in mid frame\n", name);
Haavard Skinnemoen996e1472007-05-02 13:22:38 +0200353 } else {
Simon Glass5ad27512016-05-05 07:28:09 -0600354 printf("%s: TX timeout\n", name);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100355 }
356
357 /* No one cares anyway */
358 return 0;
359}
360
361static void reclaim_rx_buffers(struct macb_device *macb,
362 unsigned int new_tail)
363{
364 unsigned int i;
365
366 i = macb->rx_tail;
Wu, Josh18052402014-05-27 16:31:05 +0800367
368 macb_invalidate_ring_desc(macb, RX);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100369 while (i > new_tail) {
Ramon Fried6402fb192019-07-16 22:04:33 +0300370 macb->rx_ring[i].addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100371 i++;
Andreas Bießmann1e868122014-05-26 22:55:18 +0200372 if (i > MACB_RX_RING_SIZE)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100373 i = 0;
374 }
375
376 while (i < new_tail) {
Ramon Fried6402fb192019-07-16 22:04:33 +0300377 macb->rx_ring[i].addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100378 i++;
379 }
380
Haavard Skinnemoen996e1472007-05-02 13:22:38 +0200381 barrier();
Wu, Josh18052402014-05-27 16:31:05 +0800382 macb_flush_ring_desc(macb, RX);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100383 macb->rx_tail = new_tail;
384}
385
Simon Glass5ad27512016-05-05 07:28:09 -0600386static int _macb_recv(struct macb_device *macb, uchar **packetp)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100387{
Simon Glass5ad27512016-05-05 07:28:09 -0600388 unsigned int next_rx_tail = macb->next_rx_tail;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100389 void *buffer;
390 int length;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100391 u32 status;
392
Simon Glass5ad27512016-05-05 07:28:09 -0600393 macb->wrapped = false;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100394 for (;;) {
Wu, Josh18052402014-05-27 16:31:05 +0800395 macb_invalidate_ring_desc(macb, RX);
396
Ramon Fried6402fb192019-07-16 22:04:33 +0300397 if (!(macb->rx_ring[next_rx_tail].addr & MACB_BIT(RX_USED)))
Simon Glass5ad27512016-05-05 07:28:09 -0600398 return -EAGAIN;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100399
Simon Glass5ad27512016-05-05 07:28:09 -0600400 status = macb->rx_ring[next_rx_tail].ctrl;
Ramon Fried6402fb192019-07-16 22:04:33 +0300401 if (status & MACB_BIT(RX_SOF)) {
Simon Glass5ad27512016-05-05 07:28:09 -0600402 if (next_rx_tail != macb->rx_tail)
403 reclaim_rx_buffers(macb, next_rx_tail);
404 macb->wrapped = false;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100405 }
406
Ramon Fried6402fb192019-07-16 22:04:33 +0300407 if (status & MACB_BIT(RX_EOF)) {
Ramon Fried377d19d2019-07-14 18:25:14 +0300408 buffer = macb->rx_buffer +
409 macb->rx_buffer_size * macb->rx_tail;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100410 length = status & RXBUF_FRMLEN_MASK;
Wu, Josh18052402014-05-27 16:31:05 +0800411
412 macb_invalidate_rx_buffer(macb);
Simon Glass5ad27512016-05-05 07:28:09 -0600413 if (macb->wrapped) {
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100414 unsigned int headlen, taillen;
415
Ramon Fried377d19d2019-07-14 18:25:14 +0300416 headlen = macb->rx_buffer_size *
417 (MACB_RX_RING_SIZE - macb->rx_tail);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100418 taillen = length - headlen;
Joe Hershberger9f09a362015-04-08 01:41:06 -0500419 memcpy((void *)net_rx_packets[0],
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100420 buffer, headlen);
Joe Hershberger9f09a362015-04-08 01:41:06 -0500421 memcpy((void *)net_rx_packets[0] + headlen,
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100422 macb->rx_buffer, taillen);
Simon Glass5ad27512016-05-05 07:28:09 -0600423 *packetp = (void *)net_rx_packets[0];
424 } else {
425 *packetp = buffer;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100426 }
427
Simon Glass5ad27512016-05-05 07:28:09 -0600428 if (++next_rx_tail >= MACB_RX_RING_SIZE)
429 next_rx_tail = 0;
430 macb->next_rx_tail = next_rx_tail;
431 return length;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100432 } else {
Simon Glass5ad27512016-05-05 07:28:09 -0600433 if (++next_rx_tail >= MACB_RX_RING_SIZE) {
434 macb->wrapped = true;
435 next_rx_tail = 0;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100436 }
437 }
Haavard Skinnemoen996e1472007-05-02 13:22:38 +0200438 barrier();
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100439 }
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100440}
441
Simon Glass5ad27512016-05-05 07:28:09 -0600442static void macb_phy_reset(struct macb_device *macb, const char *name)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100443{
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100444 int i;
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200445 u16 status, adv;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100446
447 adv = ADVERTISE_CSMA | ADVERTISE_ALL;
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200448 macb_mdio_write(macb, macb->phy_addr, MII_ADVERTISE, adv);
Simon Glass5ad27512016-05-05 07:28:09 -0600449 printf("%s: Starting autonegotiation...\n", name);
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200450 macb_mdio_write(macb, macb->phy_addr, MII_BMCR, (BMCR_ANENABLE
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100451 | BMCR_ANRESTART));
452
Andreas Bießmann1e868122014-05-26 22:55:18 +0200453 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200454 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100455 if (status & BMSR_ANEGCOMPLETE)
456 break;
457 udelay(100);
458 }
459
460 if (status & BMSR_ANEGCOMPLETE)
Simon Glass5ad27512016-05-05 07:28:09 -0600461 printf("%s: Autonegotiation complete\n", name);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100462 else
463 printf("%s: Autonegotiation timed out (status=0x%04x)\n",
Simon Glass5ad27512016-05-05 07:28:09 -0600464 name, status);
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200465}
466
Wenyou Yang7b811852016-05-17 13:11:35 +0800467static int macb_phy_find(struct macb_device *macb, const char *name)
Gunnar Rangoy6dd74f32009-01-23 12:56:31 +0100468{
469 int i;
470 u16 phy_id;
471
472 /* Search for PHY... */
473 for (i = 0; i < 32; i++) {
474 macb->phy_addr = i;
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200475 phy_id = macb_mdio_read(macb, macb->phy_addr, MII_PHYSID1);
Gunnar Rangoy6dd74f32009-01-23 12:56:31 +0100476 if (phy_id != 0xffff) {
Wenyou Yang7b811852016-05-17 13:11:35 +0800477 printf("%s: PHY present at %d\n", name, i);
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700478 return 0;
Gunnar Rangoy6dd74f32009-01-23 12:56:31 +0100479 }
480 }
481
482 /* PHY isn't up to snuff */
Wenyou Yang7b811852016-05-17 13:11:35 +0800483 printf("%s: PHY not found\n", name);
Gunnar Rangoy6dd74f32009-01-23 12:56:31 +0100484
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700485 return -ENODEV;
486}
487
488/**
489 * macb_linkspd_cb - Linkspeed change callback function
Bin Mengcf821322019-05-22 00:09:45 -0700490 * @dev/@regs: MACB udevice (DM version) or
491 * Base Register of MACB devices (non-DM version)
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700492 * @speed: Linkspeed
493 * Returns 0 when operation success and negative errno number
494 * when operation failed.
495 */
Bin Mengcf821322019-05-22 00:09:45 -0700496#ifdef CONFIG_DM_ETH
Anup Patel88799a62019-07-24 04:09:32 +0000497static int macb_sifive_clk_init(struct udevice *dev, ulong rate)
498{
499 fdt_addr_t addr;
500 void *gemgxl_regs;
501
502 addr = dev_read_addr_index(dev, 1);
503 if (addr == FDT_ADDR_T_NONE)
504 return -ENODEV;
505
506 gemgxl_regs = (void __iomem *)addr;
507 if (!gemgxl_regs)
508 return -ENODEV;
509
510 /*
511 * SiFive GEMGXL TX clock operation mode:
512 *
513 * 0 = GMII mode. Use 125 MHz gemgxlclk from PRCI in TX logic
514 * and output clock on GMII output signal GTX_CLK
515 * 1 = MII mode. Use MII input signal TX_CLK in TX logic
516 */
517 writel(rate != 125000000, gemgxl_regs);
518 return 0;
519}
520
Bin Mengcf821322019-05-22 00:09:45 -0700521int __weak macb_linkspd_cb(struct udevice *dev, unsigned int speed)
522{
Bin Meng12766ca2019-05-22 00:09:46 -0700523#ifdef CONFIG_CLK
Anup Patel88799a62019-07-24 04:09:32 +0000524 struct macb_device *macb = dev_get_priv(dev);
Bin Meng12766ca2019-05-22 00:09:46 -0700525 struct clk tx_clk;
526 ulong rate;
527 int ret;
528
Bin Meng12766ca2019-05-22 00:09:46 -0700529 switch (speed) {
530 case _10BASET:
531 rate = 2500000; /* 2.5 MHz */
532 break;
533 case _100BASET:
534 rate = 25000000; /* 25 MHz */
535 break;
536 case _1000BASET:
537 rate = 125000000; /* 125 MHz */
538 break;
539 default:
540 /* does not change anything */
541 return 0;
542 }
543
Anup Patel88799a62019-07-24 04:09:32 +0000544 if (macb->config->clk_init)
545 return macb->config->clk_init(dev, rate);
546
547 /*
548 * "tx_clk" is an optional clock source for MACB.
549 * Ignore if it does not exist in DT.
550 */
551 ret = clk_get_by_name(dev, "tx_clk", &tx_clk);
552 if (ret)
553 return 0;
554
Bin Meng12766ca2019-05-22 00:09:46 -0700555 if (tx_clk.dev) {
556 ret = clk_set_rate(&tx_clk, rate);
557 if (ret)
558 return ret;
559 }
560#endif
561
Bin Mengcf821322019-05-22 00:09:45 -0700562 return 0;
563}
564#else
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700565int __weak macb_linkspd_cb(void *regs, unsigned int speed)
566{
Gunnar Rangoy6dd74f32009-01-23 12:56:31 +0100567 return 0;
568}
Bin Mengcf821322019-05-22 00:09:45 -0700569#endif
Gunnar Rangoy6dd74f32009-01-23 12:56:31 +0100570
Wenyou Yang7b811852016-05-17 13:11:35 +0800571#ifdef CONFIG_DM_ETH
572static int macb_phy_init(struct udevice *dev, const char *name)
573#else
Simon Glass5ad27512016-05-05 07:28:09 -0600574static int macb_phy_init(struct macb_device *macb, const char *name)
Wenyou Yang7b811852016-05-17 13:11:35 +0800575#endif
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200576{
Wenyou Yang7b811852016-05-17 13:11:35 +0800577#ifdef CONFIG_DM_ETH
578 struct macb_device *macb = dev_get_priv(dev);
579#endif
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200580 u32 ncfgr;
581 u16 phy_id, status, adv, lpa;
582 int media, speed, duplex;
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700583 int ret;
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200584 int i;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100585
Simon Glass5ad27512016-05-05 07:28:09 -0600586 arch_get_mdio_control(name);
Gunnar Rangoy6dd74f32009-01-23 12:56:31 +0100587 /* Auto-detect phy_addr */
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700588 ret = macb_phy_find(macb, name);
589 if (ret)
590 return ret;
Gunnar Rangoy6dd74f32009-01-23 12:56:31 +0100591
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200592 /* Check if the PHY is up to snuff... */
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200593 phy_id = macb_mdio_read(macb, macb->phy_addr, MII_PHYSID1);
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200594 if (phy_id == 0xffff) {
Simon Glass5ad27512016-05-05 07:28:09 -0600595 printf("%s: No PHY present\n", name);
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700596 return -ENODEV;
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200597 }
598
Bo Shen7d91deb2013-04-24 15:59:27 +0800599#ifdef CONFIG_PHYLIB
Wenyou Yang7b811852016-05-17 13:11:35 +0800600#ifdef CONFIG_DM_ETH
Wenyou Yang44835ea2017-04-14 14:36:04 +0800601 macb->phydev = phy_connect(macb->bus, macb->phy_addr, dev,
Wenyou Yang7b811852016-05-17 13:11:35 +0800602 macb->phy_interface);
603#else
Bo Shene04fe552013-08-19 10:35:47 +0800604 /* need to consider other phy interface mode */
Wenyou Yang44835ea2017-04-14 14:36:04 +0800605 macb->phydev = phy_connect(macb->bus, macb->phy_addr, &macb->netdev,
Bo Shene04fe552013-08-19 10:35:47 +0800606 PHY_INTERFACE_MODE_RGMII);
Wenyou Yang7b811852016-05-17 13:11:35 +0800607#endif
Wenyou Yang44835ea2017-04-14 14:36:04 +0800608 if (!macb->phydev) {
Bo Shene04fe552013-08-19 10:35:47 +0800609 printf("phy_connect failed\n");
610 return -ENODEV;
611 }
612
Wenyou Yang44835ea2017-04-14 14:36:04 +0800613 phy_config(macb->phydev);
Bo Shen7d91deb2013-04-24 15:59:27 +0800614#endif
615
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200616 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100617 if (!(status & BMSR_LSTATUS)) {
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200618 /* Try to re-negotiate if we don't have link already. */
Simon Glass5ad27512016-05-05 07:28:09 -0600619 macb_phy_reset(macb, name);
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200620
Andreas Bießmann1e868122014-05-26 22:55:18 +0200621 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200622 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
Stefan Roese40291802019-03-27 11:20:19 +0100623 if (status & BMSR_LSTATUS) {
624 /*
625 * Delay a bit after the link is established,
626 * so that the next xfer does not fail
627 */
628 mdelay(10);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100629 break;
Stefan Roese40291802019-03-27 11:20:19 +0100630 }
Haavard Skinnemoenb3ad7722007-05-02 13:31:53 +0200631 udelay(100);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100632 }
633 }
634
635 if (!(status & BMSR_LSTATUS)) {
636 printf("%s: link down (status: 0x%04x)\n",
Simon Glass5ad27512016-05-05 07:28:09 -0600637 name, status);
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700638 return -ENETDOWN;
Bo Shen6f7d7d92013-04-24 15:59:28 +0800639 }
640
Gregory CLEMENTf1a1e582015-12-16 14:50:34 +0100641 /* First check for GMAC and that it is GiB capable */
642 if (gem_is_gigabit_capable(macb)) {
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200643 lpa = macb_mdio_read(macb, macb->phy_addr, MII_STAT1000);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100644
Radu Pirea1676dfb2019-06-07 14:18:36 +0300645 if (lpa & (LPA_1000FULL | LPA_1000HALF | LPA_1000XFULL |
646 LPA_1000XHALF)) {
647 duplex = ((lpa & (LPA_1000FULL | LPA_1000XFULL)) ?
648 1 : 0);
Andreas Bießmannd43a89a2014-09-18 23:46:48 +0200649
650 printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n",
Simon Glass5ad27512016-05-05 07:28:09 -0600651 name,
Bo Shen6f7d7d92013-04-24 15:59:28 +0800652 duplex ? "full" : "half",
653 lpa);
654
655 ncfgr = macb_readl(macb, NCFGR);
Andreas Bießmannd43a89a2014-09-18 23:46:48 +0200656 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
657 ncfgr |= GEM_BIT(GBE);
658
Bo Shen6f7d7d92013-04-24 15:59:28 +0800659 if (duplex)
660 ncfgr |= MACB_BIT(FD);
Andreas Bießmannd43a89a2014-09-18 23:46:48 +0200661
Bo Shen6f7d7d92013-04-24 15:59:28 +0800662 macb_writel(macb, NCFGR, ncfgr);
663
Bin Mengcf821322019-05-22 00:09:45 -0700664#ifdef CONFIG_DM_ETH
665 ret = macb_linkspd_cb(dev, _1000BASET);
666#else
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700667 ret = macb_linkspd_cb(macb->regs, _1000BASET);
Bin Mengcf821322019-05-22 00:09:45 -0700668#endif
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700669 if (ret)
670 return ret;
671
672 return 0;
Bo Shen6f7d7d92013-04-24 15:59:28 +0800673 }
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100674 }
Bo Shen6f7d7d92013-04-24 15:59:28 +0800675
676 /* fall back for EMAC checking */
Josef Holzmayr9fe18782019-10-02 21:22:51 +0200677 adv = macb_mdio_read(macb, macb->phy_addr, MII_ADVERTISE);
678 lpa = macb_mdio_read(macb, macb->phy_addr, MII_LPA);
Bo Shen6f7d7d92013-04-24 15:59:28 +0800679 media = mii_nway_result(lpa & adv);
680 speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
681 ? 1 : 0);
682 duplex = (media & ADVERTISE_FULL) ? 1 : 0;
683 printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
Simon Glass5ad27512016-05-05 07:28:09 -0600684 name,
Bo Shen6f7d7d92013-04-24 15:59:28 +0800685 speed ? "100" : "10",
686 duplex ? "full" : "half",
687 lpa);
688
689 ncfgr = macb_readl(macb, NCFGR);
Bo Shenfe19ef32015-03-04 13:35:16 +0800690 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE));
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700691 if (speed) {
Bo Shen6f7d7d92013-04-24 15:59:28 +0800692 ncfgr |= MACB_BIT(SPD);
Bin Mengcf821322019-05-22 00:09:45 -0700693#ifdef CONFIG_DM_ETH
694 ret = macb_linkspd_cb(dev, _100BASET);
695#else
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700696 ret = macb_linkspd_cb(macb->regs, _100BASET);
Bin Mengcf821322019-05-22 00:09:45 -0700697#endif
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700698 } else {
Bin Mengcf821322019-05-22 00:09:45 -0700699#ifdef CONFIG_DM_ETH
700 ret = macb_linkspd_cb(dev, _10BASET);
701#else
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700702 ret = macb_linkspd_cb(macb->regs, _10BASET);
Bin Mengcf821322019-05-22 00:09:45 -0700703#endif
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700704 }
705
706 if (ret)
707 return ret;
708
Bo Shen6f7d7d92013-04-24 15:59:28 +0800709 if (duplex)
710 ncfgr |= MACB_BIT(FD);
711 macb_writel(macb, NCFGR, ncfgr);
712
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700713 return 0;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100714}
715
Wu, Josh012d68d2015-06-03 16:45:44 +0800716static int gmac_init_multi_queues(struct macb_device *macb)
717{
718 int i, num_queues = 1;
719 u32 queue_mask;
720
721 /* bit 0 is never set but queue 0 always exists */
722 queue_mask = gem_readl(macb, DCFG6) & 0xff;
723 queue_mask |= 0x1;
724
725 for (i = 1; i < MACB_MAX_QUEUES; i++)
726 if (queue_mask & (1 << i))
727 num_queues++;
728
Ramon Fried6402fb192019-07-16 22:04:33 +0300729 macb->dummy_desc->ctrl = MACB_BIT(TX_USED);
Wu, Josh012d68d2015-06-03 16:45:44 +0800730 macb->dummy_desc->addr = 0;
731 flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma +
Heiko Schocher8353f9d2016-08-29 07:46:11 +0200732 ALIGN(MACB_TX_DUMMY_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh012d68d2015-06-03 16:45:44 +0800733
734 for (i = 1; i < num_queues; i++)
735 gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1);
736
737 return 0;
738}
739
Ramon Friedb40501f2019-07-16 22:04:36 +0300740static void gmac_configure_dma(struct macb_device *macb)
741{
742 u32 buffer_size;
743 u32 dmacfg;
744
Ramon Fried377d19d2019-07-14 18:25:14 +0300745 buffer_size = macb->rx_buffer_size / RX_BUFFER_MULTIPLE;
Ramon Friedb40501f2019-07-16 22:04:36 +0300746 dmacfg = gem_readl(macb, DMACFG) & ~GEM_BF(RXBS, -1L);
747 dmacfg |= GEM_BF(RXBS, buffer_size);
748
Anup Patel88799a62019-07-24 04:09:32 +0000749 if (macb->config->dma_burst_length)
750 dmacfg = GEM_BFINS(FBLDO,
751 macb->config->dma_burst_length, dmacfg);
Ramon Friedb40501f2019-07-16 22:04:36 +0300752
753 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
754 dmacfg &= ~GEM_BIT(ENDIA_PKT);
755
Anup Patela1818b12019-07-24 04:09:37 +0000756 if (macb->is_big_endian)
Ramon Friedb40501f2019-07-16 22:04:36 +0300757 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
Anup Patela1818b12019-07-24 04:09:37 +0000758 else
759 dmacfg &= ~GEM_BIT(ENDIA_DESC);
Ramon Friedb40501f2019-07-16 22:04:36 +0300760
761 dmacfg &= ~GEM_BIT(ADDR64);
762 gem_writel(macb, DMACFG, dmacfg);
763}
764
Wenyou Yang7b811852016-05-17 13:11:35 +0800765#ifdef CONFIG_DM_ETH
766static int _macb_init(struct udevice *dev, const char *name)
767#else
Simon Glass5ad27512016-05-05 07:28:09 -0600768static int _macb_init(struct macb_device *macb, const char *name)
Wenyou Yang7b811852016-05-17 13:11:35 +0800769#endif
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100770{
Wenyou Yang7b811852016-05-17 13:11:35 +0800771#ifdef CONFIG_DM_ETH
772 struct macb_device *macb = dev_get_priv(dev);
773#endif
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100774 unsigned long paddr;
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700775 int ret;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100776 int i;
777
778 /*
779 * macb_halt should have been called at some point before now,
780 * so we'll assume the controller is idle.
781 */
782
783 /* initialize DMA descriptors */
784 paddr = macb->rx_buffer_dma;
Andreas Bießmann1e868122014-05-26 22:55:18 +0200785 for (i = 0; i < MACB_RX_RING_SIZE; i++) {
786 if (i == (MACB_RX_RING_SIZE - 1))
Ramon Fried6402fb192019-07-16 22:04:33 +0300787 paddr |= MACB_BIT(RX_WRAP);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100788 macb->rx_ring[i].addr = paddr;
789 macb->rx_ring[i].ctrl = 0;
Ramon Fried377d19d2019-07-14 18:25:14 +0300790 paddr += macb->rx_buffer_size;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100791 }
Wu, Josh18052402014-05-27 16:31:05 +0800792 macb_flush_ring_desc(macb, RX);
793 macb_flush_rx_buffer(macb);
794
Andreas Bießmann1e868122014-05-26 22:55:18 +0200795 for (i = 0; i < MACB_TX_RING_SIZE; i++) {
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100796 macb->tx_ring[i].addr = 0;
Andreas Bießmann1e868122014-05-26 22:55:18 +0200797 if (i == (MACB_TX_RING_SIZE - 1))
Ramon Fried6402fb192019-07-16 22:04:33 +0300798 macb->tx_ring[i].ctrl = MACB_BIT(TX_USED) |
799 MACB_BIT(TX_WRAP);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100800 else
Ramon Fried6402fb192019-07-16 22:04:33 +0300801 macb->tx_ring[i].ctrl = MACB_BIT(TX_USED);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100802 }
Wu, Josh18052402014-05-27 16:31:05 +0800803 macb_flush_ring_desc(macb, TX);
804
Andreas Bießmann1e868122014-05-26 22:55:18 +0200805 macb->rx_tail = 0;
806 macb->tx_head = 0;
807 macb->tx_tail = 0;
Simon Glass5ad27512016-05-05 07:28:09 -0600808 macb->next_rx_tail = 0;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100809
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700810#ifdef CONFIG_MACB_ZYNQ
Michal Simekfc91bdb2020-03-26 15:01:29 +0100811 gem_writel(macb, DMACFG, MACB_ZYNQ_GEM_DMACR_INIT);
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700812#endif
813
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100814 macb_writel(macb, RBQP, macb->rx_ring_dma);
815 macb_writel(macb, TBQP, macb->tx_ring_dma);
816
Bo Shen6f7d7d92013-04-24 15:59:28 +0800817 if (macb_is_gem(macb)) {
Ramon Friedb40501f2019-07-16 22:04:36 +0300818 /* Initialize DMA properties */
819 gmac_configure_dma(macb);
Wu, Josh012d68d2015-06-03 16:45:44 +0800820 /* Check the multi queue and initialize the queue for tx */
821 gmac_init_multi_queues(macb);
822
Bo Shen4660b332014-11-10 15:24:01 +0800823 /*
824 * When the GMAC IP with GE feature, this bit is used to
825 * select interface between RGMII and GMII.
826 * When the GMAC IP without GE feature, this bit is used
827 * to select interface between RMII and MII.
828 */
Wenyou Yang7b811852016-05-17 13:11:35 +0800829#ifdef CONFIG_DM_ETH
Wenyou Yang5653dbc2017-04-20 11:13:13 +0800830 if ((macb->phy_interface == PHY_INTERFACE_MODE_RMII) ||
831 (macb->phy_interface == PHY_INTERFACE_MODE_RGMII))
Ramon Fried94e6bd82019-07-16 22:03:00 +0300832 gem_writel(macb, USRIO, GEM_BIT(RGMII));
Wenyou Yang7b811852016-05-17 13:11:35 +0800833 else
Ramon Fried94e6bd82019-07-16 22:03:00 +0300834 gem_writel(macb, USRIO, 0);
Ramon Fried588a5b72019-07-16 22:04:34 +0300835
836 if (macb->phy_interface == PHY_INTERFACE_MODE_SGMII) {
837 unsigned int ncfgr = macb_readl(macb, NCFGR);
838
839 ncfgr |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
840 macb_writel(macb, NCFGR, ncfgr);
841 }
Wenyou Yang7b811852016-05-17 13:11:35 +0800842#else
Bo Shen4660b332014-11-10 15:24:01 +0800843#if defined(CONFIG_RGMII) || defined(CONFIG_RMII)
Ramon Fried94e6bd82019-07-16 22:03:00 +0300844 gem_writel(macb, USRIO, GEM_BIT(RGMII));
Bo Shen6f7d7d92013-04-24 15:59:28 +0800845#else
Ramon Fried94e6bd82019-07-16 22:03:00 +0300846 gem_writel(macb, USRIO, 0);
Bo Shen6f7d7d92013-04-24 15:59:28 +0800847#endif
Wenyou Yang7b811852016-05-17 13:11:35 +0800848#endif
Bo Shen6f7d7d92013-04-24 15:59:28 +0800849 } else {
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100850 /* choose RMII or MII mode. This depends on the board */
Wenyou Yang7b811852016-05-17 13:11:35 +0800851#ifdef CONFIG_DM_ETH
852#ifdef CONFIG_AT91FAMILY
853 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) {
854 macb_writel(macb, USRIO,
855 MACB_BIT(RMII) | MACB_BIT(CLKEN));
856 } else {
857 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
858 }
859#else
860 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII)
861 macb_writel(macb, USRIO, 0);
862 else
863 macb_writel(macb, USRIO, MACB_BIT(MII));
864#endif
865#else
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100866#ifdef CONFIG_RMII
Bo Shencc29ce52013-04-24 15:59:26 +0800867#ifdef CONFIG_AT91FAMILY
Stelian Pop87a82542008-01-03 21:15:56 +0000868 macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
869#else
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100870 macb_writel(macb, USRIO, 0);
Stelian Pop87a82542008-01-03 21:15:56 +0000871#endif
872#else
Bo Shencc29ce52013-04-24 15:59:26 +0800873#ifdef CONFIG_AT91FAMILY
Stelian Pop87a82542008-01-03 21:15:56 +0000874 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100875#else
876 macb_writel(macb, USRIO, MACB_BIT(MII));
877#endif
Stelian Pop87a82542008-01-03 21:15:56 +0000878#endif /* CONFIG_RMII */
Wenyou Yang7b811852016-05-17 13:11:35 +0800879#endif
Bo Shen6f7d7d92013-04-24 15:59:28 +0800880 }
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100881
Wenyou Yang7b811852016-05-17 13:11:35 +0800882#ifdef CONFIG_DM_ETH
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700883 ret = macb_phy_init(dev, name);
Wenyou Yang7b811852016-05-17 13:11:35 +0800884#else
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700885 ret = macb_phy_init(macb, name);
Wenyou Yang7b811852016-05-17 13:11:35 +0800886#endif
Wilson Lee41d6d1e2017-08-22 20:25:07 -0700887 if (ret)
888 return ret;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100889
890 /* Enable TX and RX */
891 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
892
Ben Warrende9fcb52008-01-09 18:15:53 -0500893 return 0;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100894}
895
Simon Glass5ad27512016-05-05 07:28:09 -0600896static void _macb_halt(struct macb_device *macb)
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100897{
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +0100898 u32 ncr, tsr;
899
900 /* Halt the controller and wait for any ongoing transmission to end. */
901 ncr = macb_readl(macb, NCR);
902 ncr |= MACB_BIT(THALT);
903 macb_writel(macb, NCR, ncr);
904
905 do {
906 tsr = macb_readl(macb, TSR);
907 } while (tsr & MACB_BIT(TGO));
908
909 /* Disable TX and RX, and clear statistics */
910 macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
911}
912
Simon Glass5ad27512016-05-05 07:28:09 -0600913static int _macb_write_hwaddr(struct macb_device *macb, unsigned char *enetaddr)
Ben Warren33f84312010-06-01 11:55:42 -0700914{
Ben Warren33f84312010-06-01 11:55:42 -0700915 u32 hwaddr_bottom;
916 u16 hwaddr_top;
917
918 /* set hardware address */
Simon Glass5ad27512016-05-05 07:28:09 -0600919 hwaddr_bottom = enetaddr[0] | enetaddr[1] << 8 |
920 enetaddr[2] << 16 | enetaddr[3] << 24;
Ben Warren33f84312010-06-01 11:55:42 -0700921 macb_writel(macb, SA1B, hwaddr_bottom);
Simon Glass5ad27512016-05-05 07:28:09 -0600922 hwaddr_top = enetaddr[4] | enetaddr[5] << 8;
Ben Warren33f84312010-06-01 11:55:42 -0700923 macb_writel(macb, SA1T, hwaddr_top);
924 return 0;
925}
926
Bo Shen6f7d7d92013-04-24 15:59:28 +0800927static u32 macb_mdc_clk_div(int id, struct macb_device *macb)
928{
929 u32 config;
Wenyou Yang19449362017-02-14 16:24:40 +0800930#if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
Wenyou Yang3d8d3482016-11-02 10:06:56 +0800931 unsigned long macb_hz = macb->pclk_rate;
932#else
Bo Shen6f7d7d92013-04-24 15:59:28 +0800933 unsigned long macb_hz = get_macb_pclk_rate(id);
Wenyou Yang3d8d3482016-11-02 10:06:56 +0800934#endif
Bo Shen6f7d7d92013-04-24 15:59:28 +0800935
936 if (macb_hz < 20000000)
937 config = MACB_BF(CLK, MACB_CLK_DIV8);
938 else if (macb_hz < 40000000)
939 config = MACB_BF(CLK, MACB_CLK_DIV16);
940 else if (macb_hz < 80000000)
941 config = MACB_BF(CLK, MACB_CLK_DIV32);
942 else
943 config = MACB_BF(CLK, MACB_CLK_DIV64);
944
945 return config;
946}
947
948static u32 gem_mdc_clk_div(int id, struct macb_device *macb)
949{
950 u32 config;
Wenyou Yang3d8d3482016-11-02 10:06:56 +0800951
Wenyou Yang19449362017-02-14 16:24:40 +0800952#if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
Wenyou Yang3d8d3482016-11-02 10:06:56 +0800953 unsigned long macb_hz = macb->pclk_rate;
954#else
Bo Shen6f7d7d92013-04-24 15:59:28 +0800955 unsigned long macb_hz = get_macb_pclk_rate(id);
Wenyou Yang3d8d3482016-11-02 10:06:56 +0800956#endif
Bo Shen6f7d7d92013-04-24 15:59:28 +0800957
958 if (macb_hz < 20000000)
959 config = GEM_BF(CLK, GEM_CLK_DIV8);
960 else if (macb_hz < 40000000)
961 config = GEM_BF(CLK, GEM_CLK_DIV16);
962 else if (macb_hz < 80000000)
963 config = GEM_BF(CLK, GEM_CLK_DIV32);
964 else if (macb_hz < 120000000)
965 config = GEM_BF(CLK, GEM_CLK_DIV48);
966 else if (macb_hz < 160000000)
967 config = GEM_BF(CLK, GEM_CLK_DIV64);
Ramon Friedb1b9b4f2019-07-16 22:04:32 +0300968 else if (macb_hz < 240000000)
Bo Shen6f7d7d92013-04-24 15:59:28 +0800969 config = GEM_BF(CLK, GEM_CLK_DIV96);
Ramon Friedb1b9b4f2019-07-16 22:04:32 +0300970 else if (macb_hz < 320000000)
971 config = GEM_BF(CLK, GEM_CLK_DIV128);
972 else
973 config = GEM_BF(CLK, GEM_CLK_DIV224);
Bo Shen6f7d7d92013-04-24 15:59:28 +0800974
975 return config;
976}
977
Bo Shen0e6624a2013-09-18 15:07:44 +0800978/*
979 * Get the DMA bus width field of the network configuration register that we
980 * should program. We find the width from decoding the design configuration
981 * register to find the maximum supported data bus width.
982 */
983static u32 macb_dbw(struct macb_device *macb)
984{
985 switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) {
986 case 4:
987 return GEM_BF(DBW, GEM_DBW128);
988 case 2:
989 return GEM_BF(DBW, GEM_DBW64);
990 case 1:
991 default:
992 return GEM_BF(DBW, GEM_DBW32);
993 }
Simon Glass5ad27512016-05-05 07:28:09 -0600994}
995
996static void _macb_eth_initialize(struct macb_device *macb)
997{
998 int id = 0; /* This is not used by functions we call */
999 u32 ncfgr;
1000
Ramon Fried377d19d2019-07-14 18:25:14 +03001001 if (macb_is_gem(macb))
1002 macb->rx_buffer_size = GEM_RX_BUFFER_SIZE;
1003 else
1004 macb->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1005
Simon Glass5ad27512016-05-05 07:28:09 -06001006 /* TODO: we need check the rx/tx_ring_dma is dcache line aligned */
Ramon Fried377d19d2019-07-14 18:25:14 +03001007 macb->rx_buffer = dma_alloc_coherent(macb->rx_buffer_size *
1008 MACB_RX_RING_SIZE,
Simon Glass5ad27512016-05-05 07:28:09 -06001009 &macb->rx_buffer_dma);
1010 macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE,
1011 &macb->rx_ring_dma);
1012 macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE,
1013 &macb->tx_ring_dma);
1014 macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE,
1015 &macb->dummy_desc_dma);
1016
1017 /*
1018 * Do some basic initialization so that we at least can talk
1019 * to the PHY
1020 */
1021 if (macb_is_gem(macb)) {
1022 ncfgr = gem_mdc_clk_div(id, macb);
1023 ncfgr |= macb_dbw(macb);
1024 } else {
1025 ncfgr = macb_mdc_clk_div(id, macb);
1026 }
1027
1028 macb_writel(macb, NCFGR, ncfgr);
1029}
1030
Simon Glass75c5d182016-05-05 07:28:11 -06001031#ifndef CONFIG_DM_ETH
Simon Glass5ad27512016-05-05 07:28:09 -06001032static int macb_send(struct eth_device *netdev, void *packet, int length)
1033{
1034 struct macb_device *macb = to_macb(netdev);
1035
1036 return _macb_send(macb, netdev->name, packet, length);
Bo Shen0e6624a2013-09-18 15:07:44 +08001037}
1038
Simon Glass5ad27512016-05-05 07:28:09 -06001039static int macb_recv(struct eth_device *netdev)
1040{
1041 struct macb_device *macb = to_macb(netdev);
1042 uchar *packet;
1043 int length;
1044
1045 macb->wrapped = false;
1046 for (;;) {
1047 macb->next_rx_tail = macb->rx_tail;
1048 length = _macb_recv(macb, &packet);
1049 if (length >= 0) {
1050 net_process_received_packet(packet, length);
1051 reclaim_rx_buffers(macb, macb->next_rx_tail);
Heinrich Schuchardt6c4aae92018-03-18 11:32:53 +01001052 } else {
Simon Glass5ad27512016-05-05 07:28:09 -06001053 return length;
1054 }
1055 }
1056}
1057
1058static int macb_init(struct eth_device *netdev, bd_t *bd)
1059{
1060 struct macb_device *macb = to_macb(netdev);
1061
1062 return _macb_init(macb, netdev->name);
1063}
1064
1065static void macb_halt(struct eth_device *netdev)
1066{
1067 struct macb_device *macb = to_macb(netdev);
1068
1069 return _macb_halt(macb);
1070}
1071
1072static int macb_write_hwaddr(struct eth_device *netdev)
1073{
1074 struct macb_device *macb = to_macb(netdev);
1075
1076 return _macb_write_hwaddr(macb, netdev->enetaddr);
1077}
1078
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01001079int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
1080{
1081 struct macb_device *macb;
1082 struct eth_device *netdev;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01001083
1084 macb = malloc(sizeof(struct macb_device));
1085 if (!macb) {
1086 printf("Error: Failed to allocate memory for MACB%d\n", id);
1087 return -1;
1088 }
1089 memset(macb, 0, sizeof(struct macb_device));
1090
1091 netdev = &macb->netdev;
1092
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01001093 macb->regs = regs;
1094 macb->phy_addr = phy_addr;
1095
Bo Shen6f7d7d92013-04-24 15:59:28 +08001096 if (macb_is_gem(macb))
1097 sprintf(netdev->name, "gmac%d", id);
1098 else
1099 sprintf(netdev->name, "macb%d", id);
1100
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01001101 netdev->init = macb_init;
1102 netdev->halt = macb_halt;
1103 netdev->send = macb_send;
1104 netdev->recv = macb_recv;
Ben Warren33f84312010-06-01 11:55:42 -07001105 netdev->write_hwaddr = macb_write_hwaddr;
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01001106
Simon Glass5ad27512016-05-05 07:28:09 -06001107 _macb_eth_initialize(macb);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01001108
1109 eth_register(netdev);
1110
Bo Shen7d91deb2013-04-24 15:59:27 +08001111#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Joe Hershberger1fbcbed2016-08-08 11:28:38 -05001112 int retval;
1113 struct mii_dev *mdiodev = mdio_alloc();
1114 if (!mdiodev)
1115 return -ENOMEM;
1116 strncpy(mdiodev->name, netdev->name, MDIO_NAME_LEN);
1117 mdiodev->read = macb_miiphy_read;
1118 mdiodev->write = macb_miiphy_write;
1119
1120 retval = mdio_register(mdiodev);
1121 if (retval < 0)
1122 return retval;
Bo Shen7d91deb2013-04-24 15:59:27 +08001123 macb->bus = miiphy_get_dev_by_name(netdev->name);
Semih Hazar790088e2009-12-17 15:07:15 +02001124#endif
Simon Glass75c5d182016-05-05 07:28:11 -06001125 return 0;
1126}
1127#endif /* !CONFIG_DM_ETH */
1128
1129#ifdef CONFIG_DM_ETH
1130
1131static int macb_start(struct udevice *dev)
1132{
Wenyou Yang7b811852016-05-17 13:11:35 +08001133 return _macb_init(dev, dev->name);
Simon Glass75c5d182016-05-05 07:28:11 -06001134}
1135
1136static int macb_send(struct udevice *dev, void *packet, int length)
1137{
1138 struct macb_device *macb = dev_get_priv(dev);
1139
1140 return _macb_send(macb, dev->name, packet, length);
1141}
1142
1143static int macb_recv(struct udevice *dev, int flags, uchar **packetp)
1144{
1145 struct macb_device *macb = dev_get_priv(dev);
1146
1147 macb->next_rx_tail = macb->rx_tail;
1148 macb->wrapped = false;
1149
1150 return _macb_recv(macb, packetp);
1151}
1152
1153static int macb_free_pkt(struct udevice *dev, uchar *packet, int length)
1154{
1155 struct macb_device *macb = dev_get_priv(dev);
1156
1157 reclaim_rx_buffers(macb, macb->next_rx_tail);
1158
1159 return 0;
1160}
1161
1162static void macb_stop(struct udevice *dev)
1163{
1164 struct macb_device *macb = dev_get_priv(dev);
1165
1166 _macb_halt(macb);
1167}
1168
1169static int macb_write_hwaddr(struct udevice *dev)
1170{
1171 struct eth_pdata *plat = dev_get_platdata(dev);
1172 struct macb_device *macb = dev_get_priv(dev);
1173
1174 return _macb_write_hwaddr(macb, plat->enetaddr);
1175}
1176
1177static const struct eth_ops macb_eth_ops = {
1178 .start = macb_start,
1179 .send = macb_send,
1180 .recv = macb_recv,
1181 .stop = macb_stop,
1182 .free_pkt = macb_free_pkt,
1183 .write_hwaddr = macb_write_hwaddr,
1184};
1185
Wenyou Yang19449362017-02-14 16:24:40 +08001186#ifdef CONFIG_CLK
Wenyou Yang3d8d3482016-11-02 10:06:56 +08001187static int macb_enable_clk(struct udevice *dev)
1188{
1189 struct macb_device *macb = dev_get_priv(dev);
1190 struct clk clk;
1191 ulong clk_rate;
1192 int ret;
1193
1194 ret = clk_get_by_index(dev, 0, &clk);
1195 if (ret)
1196 return -EINVAL;
1197
Wilson Lee41d6d1e2017-08-22 20:25:07 -07001198 /*
Anup Patel51b51f82019-02-25 08:14:36 +00001199 * If clock driver didn't support enable or disable then
1200 * we get -ENOSYS from clk_enable(). To handle this, we
1201 * don't fail for ret == -ENOSYS.
Wilson Lee41d6d1e2017-08-22 20:25:07 -07001202 */
Wenyou Yang3d8d3482016-11-02 10:06:56 +08001203 ret = clk_enable(&clk);
Anup Patel51b51f82019-02-25 08:14:36 +00001204 if (ret && ret != -ENOSYS)
Wenyou Yang3d8d3482016-11-02 10:06:56 +08001205 return ret;
1206
1207 clk_rate = clk_get_rate(&clk);
1208 if (!clk_rate)
1209 return -EINVAL;
1210
1211 macb->pclk_rate = clk_rate;
1212
1213 return 0;
1214}
Wenyou Yang19449362017-02-14 16:24:40 +08001215#endif
Wenyou Yang3d8d3482016-11-02 10:06:56 +08001216
Ramon Fried834040c2019-07-16 22:04:35 +03001217static const struct macb_config default_gem_config = {
1218 .dma_burst_length = 16,
Anup Patel88799a62019-07-24 04:09:32 +00001219 .clk_init = NULL,
Ramon Fried834040c2019-07-16 22:04:35 +03001220};
1221
Simon Glass75c5d182016-05-05 07:28:11 -06001222static int macb_eth_probe(struct udevice *dev)
1223{
1224 struct eth_pdata *pdata = dev_get_platdata(dev);
1225 struct macb_device *macb = dev_get_priv(dev);
Wenyou Yang7b811852016-05-17 13:11:35 +08001226 const char *phy_mode;
Anup Patel88799a62019-07-24 04:09:32 +00001227 int ret;
Wenyou Yang7b811852016-05-17 13:11:35 +08001228
Simon Glassdd79d6e2017-01-17 16:52:55 -07001229 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1230 NULL);
Wenyou Yang7b811852016-05-17 13:11:35 +08001231 if (phy_mode)
1232 macb->phy_interface = phy_get_interface_by_name(phy_mode);
1233 if (macb->phy_interface == -1) {
1234 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1235 return -EINVAL;
1236 }
Wenyou Yang7b811852016-05-17 13:11:35 +08001237
Simon Glass75c5d182016-05-05 07:28:11 -06001238 macb->regs = (void *)pdata->iobase;
1239
Anup Patela1818b12019-07-24 04:09:37 +00001240 macb->is_big_endian = (cpu_to_be32(0x12345678) == 0x12345678);
1241
Anup Patel88799a62019-07-24 04:09:32 +00001242 macb->config = (struct macb_config *)dev_get_driver_data(dev);
1243 if (!macb->config)
1244 macb->config = &default_gem_config;
Ramon Fried834040c2019-07-16 22:04:35 +03001245
Wenyou Yang19449362017-02-14 16:24:40 +08001246#ifdef CONFIG_CLK
Wenyou Yang44835ea2017-04-14 14:36:04 +08001247 ret = macb_enable_clk(dev);
Wenyou Yang3d8d3482016-11-02 10:06:56 +08001248 if (ret)
1249 return ret;
Wenyou Yang19449362017-02-14 16:24:40 +08001250#endif
Wenyou Yang3d8d3482016-11-02 10:06:56 +08001251
Simon Glass75c5d182016-05-05 07:28:11 -06001252 _macb_eth_initialize(macb);
Wenyou Yang3d8d3482016-11-02 10:06:56 +08001253
Simon Glass75c5d182016-05-05 07:28:11 -06001254#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Wenyou Yang44835ea2017-04-14 14:36:04 +08001255 macb->bus = mdio_alloc();
1256 if (!macb->bus)
Joe Hershberger1fbcbed2016-08-08 11:28:38 -05001257 return -ENOMEM;
Wenyou Yang44835ea2017-04-14 14:36:04 +08001258 strncpy(macb->bus->name, dev->name, MDIO_NAME_LEN);
1259 macb->bus->read = macb_miiphy_read;
1260 macb->bus->write = macb_miiphy_write;
Joe Hershberger1fbcbed2016-08-08 11:28:38 -05001261
Wenyou Yang44835ea2017-04-14 14:36:04 +08001262 ret = mdio_register(macb->bus);
1263 if (ret < 0)
1264 return ret;
Simon Glass75c5d182016-05-05 07:28:11 -06001265 macb->bus = miiphy_get_dev_by_name(dev->name);
1266#endif
Wenyou Yang44835ea2017-04-14 14:36:04 +08001267
1268 return 0;
1269}
1270
1271static int macb_eth_remove(struct udevice *dev)
1272{
1273 struct macb_device *macb = dev_get_priv(dev);
1274
1275#ifdef CONFIG_PHYLIB
1276 free(macb->phydev);
1277#endif
1278 mdio_unregister(macb->bus);
1279 mdio_free(macb->bus);
Simon Glass75c5d182016-05-05 07:28:11 -06001280
Wilson Lee41d6d1e2017-08-22 20:25:07 -07001281 return 0;
1282}
1283
1284/**
1285 * macb_late_eth_ofdata_to_platdata
1286 * @dev: udevice struct
1287 * Returns 0 when operation success and negative errno number
1288 * when operation failed.
1289 */
1290int __weak macb_late_eth_ofdata_to_platdata(struct udevice *dev)
1291{
Simon Glass75c5d182016-05-05 07:28:11 -06001292 return 0;
1293}
1294
1295static int macb_eth_ofdata_to_platdata(struct udevice *dev)
1296{
1297 struct eth_pdata *pdata = dev_get_platdata(dev);
1298
Ramon Friedbf15d2f2018-12-27 19:58:42 +02001299 pdata->iobase = (phys_addr_t)dev_remap_addr(dev);
1300 if (!pdata->iobase)
1301 return -EINVAL;
Wilson Lee41d6d1e2017-08-22 20:25:07 -07001302
1303 return macb_late_eth_ofdata_to_platdata(dev);
Haavard Skinnemoen51c8f242006-01-20 10:03:34 +01001304}
1305
Ramon Fried834040c2019-07-16 22:04:35 +03001306static const struct macb_config sama5d4_config = {
1307 .dma_burst_length = 4,
Anup Patel88799a62019-07-24 04:09:32 +00001308 .clk_init = NULL,
1309};
1310
1311static const struct macb_config sifive_config = {
1312 .dma_burst_length = 16,
1313 .clk_init = macb_sifive_clk_init,
Ramon Fried834040c2019-07-16 22:04:35 +03001314};
1315
Simon Glass75c5d182016-05-05 07:28:11 -06001316static const struct udevice_id macb_eth_ids[] = {
1317 { .compatible = "cdns,macb" },
Wenyou Yang8f155402017-04-14 14:36:05 +08001318 { .compatible = "cdns,at91sam9260-macb" },
Nicolas Ferre9115f572019-09-27 13:08:32 +00001319 { .compatible = "cdns,sam9x60-macb" },
Wenyou Yang8f155402017-04-14 14:36:05 +08001320 { .compatible = "atmel,sama5d2-gem" },
1321 { .compatible = "atmel,sama5d3-gem" },
Ramon Fried834040c2019-07-16 22:04:35 +03001322 { .compatible = "atmel,sama5d4-gem", .data = (ulong)&sama5d4_config },
Wilson Lee41d6d1e2017-08-22 20:25:07 -07001323 { .compatible = "cdns,zynq-gem" },
Anup Patel88799a62019-07-24 04:09:32 +00001324 { .compatible = "sifive,fu540-c000-gem",
1325 .data = (ulong)&sifive_config },
Simon Glass75c5d182016-05-05 07:28:11 -06001326 { }
1327};
1328
1329U_BOOT_DRIVER(eth_macb) = {
1330 .name = "eth_macb",
1331 .id = UCLASS_ETH,
1332 .of_match = macb_eth_ids,
1333 .ofdata_to_platdata = macb_eth_ofdata_to_platdata,
1334 .probe = macb_eth_probe,
Wenyou Yang44835ea2017-04-14 14:36:04 +08001335 .remove = macb_eth_remove,
Simon Glass75c5d182016-05-05 07:28:11 -06001336 .ops = &macb_eth_ops,
1337 .priv_auto_alloc_size = sizeof(struct macb_device),
1338 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1339};
1340#endif
1341
Jon Loeligerb1d408a2007-07-09 17:30:01 -05001342#endif