blob: 10c4bb91d7d926d85ecedf293f7ba712f113d272 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +00002/*
Dipen Dudhat5d51bf92011-01-19 12:46:27 +05303 * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2002, 2003 Motorola Inc.
5 * Xianghua Xiao (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk9c53f402003-10-15 23:53:47 +00009 */
10
Andy Flemingfecff2b2008-08-31 16:33:26 -050011#include <config.h>
wdenk9c53f402003-10-15 23:53:47 +000012#include <common.h>
Simon Glass970b61e2019-11-14 12:57:09 -070013#include <cpu_func.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
Simon Glass8f3f7612019-11-14 12:57:42 -070015#include <irq_func.h>
Simon Glassa9dc0682019-12-28 10:44:59 -070016#include <time.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070017#include <vsprintf.h>
wdenk9c53f402003-10-15 23:53:47 +000018#include <watchdog.h>
19#include <command.h>
Andy Fleming6843a6e2008-10-30 16:51:33 -050020#include <fsl_esdhc.h>
wdenk9c53f402003-10-15 23:53:47 +000021#include <asm/cache.h>
Sergei Poselenovddc1a472008-06-06 15:42:40 +020022#include <asm/io.h>
Becky Bruceee888da2010-06-17 11:37:25 -050023#include <asm/mmu.h>
York Sun37562f62013-10-22 12:39:02 -070024#include <fsl_ifc.h>
Becky Bruceee888da2010-06-17 11:37:25 -050025#include <asm/fsl_law.h>
Becky Bruce5e35d8a2010-12-17 17:17:56 -060026#include <asm/fsl_lbc.h>
York Sunc41b7442010-09-28 15:20:33 -070027#include <post.h>
28#include <asm/processor.h>
York Sunf0626592013-09-30 09:22:09 -070029#include <fsl_ddr_sdram.h>
Christophe Leroy31f6e932017-07-13 15:09:54 +020030#include <asm/ppc.h>
wdenk9c53f402003-10-15 23:53:47 +000031
James Yang957b1912008-02-08 16:44:53 -060032DECLARE_GLOBAL_DATA_PTR;
33
Ira W. Snydera85994c2011-11-21 13:20:32 -080034/*
35 * Default board reset function
36 */
37static void
38__board_reset(void)
39{
40 /* Do nothing */
41}
42void board_reset(void) __attribute__((weak, alias("__board_reset")));
43
wdenk9c53f402003-10-15 23:53:47 +000044int checkcpu (void)
45{
wdenka445ddf2004-06-09 00:34:46 +000046 sys_info_t sysinfo;
wdenka445ddf2004-06-09 00:34:46 +000047 uint pvr, svr;
48 uint ver;
49 uint major, minor;
Kumar Gala8ddf00c2008-06-10 16:53:46 -050050 struct cpu_type *cpu;
Wolfgang Denk20591042008-10-19 02:35:49 +020051 char buf1[32], buf2[32];
York Sunc87e81e2013-06-25 11:37:43 -070052#if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
53 ccsr_gur_t __iomem *gur =
54 (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
55#endif
York Sun3b5179f2012-10-08 07:44:31 +000056
57 /*
58 * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
59 * mode. Previous platform use ddr ratio to do the same. This
60 * information is only for display here.
61 */
Kumar Galadccd9e32009-03-19 02:46:19 -050062#ifdef CONFIG_FSL_CORENET
York Sun383f6f62012-10-08 07:44:16 +000063#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sun3b5179f2012-10-08 07:44:31 +000064 u32 ddr_sync = 0; /* only async mode is supported */
York Sun383f6f62012-10-08 07:44:16 +000065#else
York Sun3b5179f2012-10-08 07:44:31 +000066 u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
Srikanth Srinivasanf58c2a42010-02-10 17:32:43 +080067 >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
York Sun383f6f62012-10-08 07:44:16 +000068#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
York Sun3b5179f2012-10-08 07:44:31 +000069#else /* CONFIG_FSL_CORENET */
70#ifdef CONFIG_DDR_CLK_FREQ
71 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
72 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Gala54b68102008-05-29 01:21:24 -050073#else
74 u32 ddr_ratio = 0;
Kumar Galadccd9e32009-03-19 02:46:19 -050075#endif /* CONFIG_DDR_CLK_FREQ */
York Sun3b5179f2012-10-08 07:44:31 +000076#endif /* CONFIG_FSL_CORENET */
77
Timur Tabi47289422011-08-05 16:15:24 -050078 unsigned int i, core, nr_cores = cpu_numcores();
79 u32 mask = cpu_mask();
wdenk9c53f402003-10-15 23:53:47 +000080
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +053081#ifdef CONFIG_HETROGENOUS_CLUSTERS
82 unsigned int j, dsp_core, dsp_numcores = cpu_num_dspcores();
83 u32 dsp_mask = cpu_dsp_mask();
84#endif
85
wdenka445ddf2004-06-09 00:34:46 +000086 svr = get_svr();
wdenka445ddf2004-06-09 00:34:46 +000087 major = SVR_MAJ(svr);
88 minor = SVR_MIN(svr);
89
Shengzhou Liu26ed2d02014-04-25 16:31:22 +080090#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
91 if (SVR_SOC_VER(svr) == SVR_T4080) {
92 ccsr_rcpm_t *rcpm =
93 (void __iomem *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
94
95 setbits_be32(&gur->devdisr2, FSL_CORENET_DEVDISR2_DTSEC1_6 ||
96 FSL_CORENET_DEVDISR2_DTSEC1_9);
97 setbits_be32(&gur->devdisr3, FSL_CORENET_DEVDISR3_PCIE3);
98 setbits_be32(&gur->devdisr5, FSL_CORENET_DEVDISR5_DDR3);
99
100 /* It needs SW to disable core4~7 as HW design sake on T4080 */
101 for (i = 4; i < 8; i++)
102 cpu_disable(i);
103
104 /* request core4~7 into PH20 state, prior to entering PCL10
105 * state, all cores in cluster should be placed in PH20 state.
106 */
107 setbits_be32(&rcpm->pcph20setr, 0xf0);
108
109 /* put the 2nd cluster into PCL10 state */
110 setbits_be32(&rcpm->clpcl10setr, 1 << 1);
111 }
112#endif
113
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530114 if (cpu_numcores() > 1) {
Poonam Aggrwal36a68432009-09-03 19:42:40 +0530115#ifndef CONFIG_MP
116 puts("Unicore software on multiprocessor system!!\n"
117 "To enable mutlticore build define CONFIG_MP\n");
118#endif
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500119 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530120 printf("CPU%d: ", pic->whoami);
121 } else {
122 puts("CPU: ");
123 }
Andy Flemingf5740972008-02-06 01:19:40 -0600124
Simon Glassa8b57392012-12-13 20:48:48 +0000125 cpu = gd->arch.cpu;
Andy Flemingf5740972008-02-06 01:19:40 -0600126
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530127 puts(cpu->name);
128 if (IS_E_PROCESSOR(svr))
129 puts("E");
Andy Flemingf5740972008-02-06 01:19:40 -0600130
wdenka445ddf2004-06-09 00:34:46 +0000131 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk9c53f402003-10-15 23:53:47 +0000132
wdenk3f3262b2005-03-15 22:56:53 +0000133 pvr = get_pvr();
134 ver = PVR_VER(pvr);
135 major = PVR_MAJ(pvr);
136 minor = PVR_MIN(pvr);
137
138 printf("Core: ");
Kumar Galae222ed32011-07-25 09:28:39 -0500139 switch(ver) {
140 case PVR_VER_E500_V1:
141 case PVR_VER_E500_V2:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300142 puts("e500");
Kumar Galae222ed32011-07-25 09:28:39 -0500143 break;
144 case PVR_VER_E500MC:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300145 puts("e500mc");
Kumar Galae222ed32011-07-25 09:28:39 -0500146 break;
147 case PVR_VER_E5500:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300148 puts("e5500");
Kumar Galae222ed32011-07-25 09:28:39 -0500149 break;
Kumar Galac1abf4a2012-08-17 08:20:23 +0000150 case PVR_VER_E6500:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300151 puts("e6500");
Kumar Galac1abf4a2012-08-17 08:20:23 +0000152 break;
Kumar Galae222ed32011-07-25 09:28:39 -0500153 default:
Kumar Galabd2985c2009-10-21 13:23:54 -0500154 puts("Unknown");
Kumar Galae222ed32011-07-25 09:28:39 -0500155 break;
wdenk3f3262b2005-03-15 22:56:53 +0000156 }
Kumar Gala9f4a6892008-10-23 01:47:38 -0500157
wdenk3f3262b2005-03-15 22:56:53 +0000158 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
159
York Sun908412d2012-10-08 07:44:10 +0000160 if (nr_cores > CONFIG_MAX_CPUS) {
161 panic("\nUnexpected number of cores: %d, max is %d\n",
162 nr_cores, CONFIG_MAX_CPUS);
163 }
164
wdenka445ddf2004-06-09 00:34:46 +0000165 get_sys_info(&sysinfo);
166
vijay raid84fd502014-04-15 11:34:12 +0530167#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
168 if (sysinfo.diff_sysclk == 1)
169 puts("Single Source Clock Configuration\n");
170#endif
171
Kumar Galaf92794c2009-02-04 09:35:57 -0600172 puts("Clock Configuration:");
Timur Tabi47289422011-08-05 16:15:24 -0500173 for_each_cpu(i, core, nr_cores, mask) {
Wolfgang Denk1f79d142009-02-19 00:41:08 +0100174 if (!(i & 3))
175 printf ("\n ");
Timur Tabi47289422011-08-05 16:15:24 -0500176 printf("CPU%d:%-4s MHz, ", core,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530177 strmhz(buf1, sysinfo.freq_processor[core]));
Kumar Galaf92794c2009-02-04 09:35:57 -0600178 }
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530179
180#ifdef CONFIG_HETROGENOUS_CLUSTERS
181 for_each_cpu(j, dsp_core, dsp_numcores, dsp_mask) {
182 if (!(j & 3))
183 printf("\n ");
184 printf("DSP CPU%d:%-4s MHz, ", j,
185 strmhz(buf1, sysinfo.freq_processor_dsp[dsp_core]));
186 }
187#endif
188
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530189 printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus));
190 printf("\n");
Kumar Gala54b68102008-05-29 01:21:24 -0500191
Kumar Galadccd9e32009-03-19 02:46:19 -0500192#ifdef CONFIG_FSL_CORENET
193 if (ddr_sync == 1) {
194 printf(" DDR:%-4s MHz (%s MT/s data rate) "
195 "(Synchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530196 strmhz(buf1, sysinfo.freq_ddrbus/2),
197 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500198 } else {
199 printf(" DDR:%-4s MHz (%s MT/s data rate) "
200 "(Asynchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530201 strmhz(buf1, sysinfo.freq_ddrbus/2),
202 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500203 }
204#else
Kumar Gala07db1702007-12-07 04:59:26 -0600205 switch (ddr_ratio) {
206 case 0x0:
Wolfgang Denk20591042008-10-19 02:35:49 +0200207 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530208 strmhz(buf1, sysinfo.freq_ddrbus/2),
209 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600210 break;
211 case 0x7:
Kumar Galadccd9e32009-03-19 02:46:19 -0500212 printf(" DDR:%-4s MHz (%s MT/s data rate) "
213 "(Synchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530214 strmhz(buf1, sysinfo.freq_ddrbus/2),
215 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600216 break;
217 default:
Kumar Galadccd9e32009-03-19 02:46:19 -0500218 printf(" DDR:%-4s MHz (%s MT/s data rate) "
219 "(Asynchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530220 strmhz(buf1, sysinfo.freq_ddrbus/2),
221 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600222 break;
223 }
Kumar Galadccd9e32009-03-19 02:46:19 -0500224#endif
wdenka445ddf2004-06-09 00:34:46 +0000225
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530226#if defined(CONFIG_FSL_LBC)
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530227 if (sysinfo.freq_localbus > LCRR_CLKDIV) {
228 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500229 } else {
Trent Piepho0b691fc2008-12-03 15:16:37 -0800230 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530231 sysinfo.freq_localbus);
Kumar Galadccd9e32009-03-19 02:46:19 -0500232 }
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530233#endif
wdenka445ddf2004-06-09 00:34:46 +0000234
Kumar Gala17ec6fa2012-10-08 07:44:06 +0000235#if defined(CONFIG_FSL_IFC)
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530236 printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Kumar Gala17ec6fa2012-10-08 07:44:06 +0000237#endif
238
Andy Flemingf5740972008-02-06 01:19:40 -0600239#ifdef CONFIG_CPM2
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530240 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freq_systembus));
Andy Flemingf5740972008-02-06 01:19:40 -0600241#endif
wdenka445ddf2004-06-09 00:34:46 +0000242
Haiying Wang61414682009-05-20 12:30:29 -0400243#ifdef CONFIG_QE
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530244 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe));
Haiying Wang61414682009-05-20 12:30:29 -0400245#endif
246
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530247#if defined(CONFIG_SYS_CPRI)
248 printf(" ");
249 printf("CPRI:%-4s MHz", strmhz(buf1, sysinfo.freq_cpri));
250#endif
251
252#if defined(CONFIG_SYS_MAPLE)
253 printf("\n ");
254 printf("MAPLE:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple));
255 printf("MAPLE-ULB:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple_ulb));
256 printf("MAPLE-eTVPE:%-4s MHz\n",
257 strmhz(buf1, sysinfo.freq_maple_etvpe));
258#endif
259
Kumar Galadccd9e32009-03-19 02:46:19 -0500260#ifdef CONFIG_SYS_DPAA_FMAN
261 for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
Emil Medve3a9ed2f2010-06-17 00:08:29 -0500262 printf(" FMAN%d: %s MHz\n", i + 1,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530263 strmhz(buf1, sysinfo.freq_fman[i]));
Kumar Galadccd9e32009-03-19 02:46:19 -0500264 }
265#endif
266
Haiying Wang09d0aa92012-10-11 07:13:39 +0000267#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530268 printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman));
Haiying Wang09d0aa92012-10-11 07:13:39 +0000269#endif
270
Kumar Galadccd9e32009-03-19 02:46:19 -0500271#ifdef CONFIG_SYS_DPAA_PME
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530272 printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme));
Kumar Galadccd9e32009-03-19 02:46:19 -0500273#endif
274
Shruti Kanetkar81159362013-08-15 11:25:38 -0500275 puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000276
York Sunc87e81e2013-06-25 11:37:43 -0700277#ifdef CONFIG_FSL_CORENET
278 /* Display the RCW, so that no one gets confused as to what RCW
279 * we're actually using for this boot.
280 */
281 puts("Reset Configuration Word (RCW):");
282 for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
283 u32 rcw = in_be32(&gur->rcwsr[i]);
284
285 if ((i % 4) == 0)
286 printf("\n %08x:", i * 4);
287 printf(" %08x", rcw);
288 }
289 puts("\n");
290#endif
291
wdenk9c53f402003-10-15 23:53:47 +0000292 return 0;
293}
294
295
296/* ------------------------------------------------------------------------- */
297
Simon Glassed38aef2020-05-10 11:40:03 -0600298int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[])
wdenk9c53f402003-10-15 23:53:47 +0000299{
Kumar Galaaff01532009-09-08 13:46:46 -0500300/* Everything after the first generation of PQ3 parts has RSTCR */
York Sunbf820c02016-11-16 11:18:31 -0800301#if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8541) || \
York Sunb4046f42016-11-16 11:26:45 -0800302 defined(CONFIG_ARCH_MPC8555) || defined(CONFIG_ARCH_MPC8560)
Sergei Poselenov25147422008-05-08 14:17:08 +0200303 unsigned long val, msr;
304
wdenk9c53f402003-10-15 23:53:47 +0000305 /*
306 * Initiate hard reset in debug control register DBCR0
Kumar Galaaff01532009-09-08 13:46:46 -0500307 * Make sure MSR[DE] = 1. This only resets the core.
wdenk9c53f402003-10-15 23:53:47 +0000308 */
Sergei Poselenov25147422008-05-08 14:17:08 +0200309 msr = mfmsr ();
310 msr |= MSR_DE;
311 mtmsr (msr);
urwithsughosh@gmail.com06c2fb92007-09-24 13:32:13 -0400312
Sergei Poselenov25147422008-05-08 14:17:08 +0200313 val = mfspr(DBCR0);
314 val |= 0x70000000;
315 mtspr(DBCR0,val);
Kumar Galaaff01532009-09-08 13:46:46 -0500316#else
317 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Ira W. Snydera85994c2011-11-21 13:20:32 -0800318
319 /* Attempt board-specific reset */
320 board_reset();
321
322 /* Next try asserting HRESET_REQ */
323 out_be32(&gur->rstcr, 0x2);
Kumar Galaaff01532009-09-08 13:46:46 -0500324 udelay(100);
325#endif
Sergei Poselenov25147422008-05-08 14:17:08 +0200326
wdenk9c53f402003-10-15 23:53:47 +0000327 return 1;
328}
329
330
331/*
332 * Get timebase clock frequency
333 */
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600334#ifndef CONFIG_SYS_FSL_TBCLK_DIV
335#define CONFIG_SYS_FSL_TBCLK_DIV 8
336#endif
Simon Glassa9dc0682019-12-28 10:44:59 -0700337__weak unsigned long get_tbclk(void)
wdenk9c53f402003-10-15 23:53:47 +0000338{
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600339 unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
340
341 return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
wdenk9c53f402003-10-15 23:53:47 +0000342}
343
344
345#if defined(CONFIG_WATCHDOG)
Boschung, Rainerf63c0dc12014-06-03 09:05:14 +0200346#define WATCHDOG_MASK (TCR_WP(63) | TCR_WRC(3) | TCR_WIE)
347void
348init_85xx_watchdog(void)
349{
350 mtspr(SPRN_TCR, (mfspr(SPRN_TCR) & ~WATCHDOG_MASK) |
351 TCR_WP(CONFIG_WATCHDOG_PRESC) | TCR_WRC(CONFIG_WATCHDOG_RC));
352}
353
wdenk9c53f402003-10-15 23:53:47 +0000354void
wdenk9c53f402003-10-15 23:53:47 +0000355reset_85xx_watchdog(void)
356{
357 /*
358 * Clear TSR(WIS) bit by writing 1
359 */
Mark Marshall10b13c92012-09-09 23:06:03 +0000360 mtspr(SPRN_TSR, TSR_WIS);
wdenk9c53f402003-10-15 23:53:47 +0000361}
Horst Kronstorferf70831e2013-03-13 10:14:05 +0000362
363void
364watchdog_reset(void)
365{
366 int re_enable = disable_interrupts();
367
368 reset_85xx_watchdog();
369 if (re_enable)
370 enable_interrupts();
371}
wdenk9c53f402003-10-15 23:53:47 +0000372#endif /* CONFIG_WATCHDOG */
373
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200374/*
Andy Fleming6843a6e2008-10-30 16:51:33 -0500375 * Initializes on-chip MMC controllers.
376 * to override, implement board_mmc_init()
377 */
378int cpu_mmc_init(bd_t *bis)
379{
380#ifdef CONFIG_FSL_ESDHC
381 return fsl_esdhc_mmc_init(bis);
382#else
383 return 0;
384#endif
385}
Becky Bruceee888da2010-06-17 11:37:25 -0500386
387/*
388 * Print out the state of various machine registers.
Dipen Dudhat00c42942011-01-20 16:29:35 +0530389 * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
390 * parameters for IFC and TLBs
Becky Bruceee888da2010-06-17 11:37:25 -0500391 */
Christophe Leroy31f6e932017-07-13 15:09:54 +0200392void print_reginfo(void)
Becky Bruceee888da2010-06-17 11:37:25 -0500393{
394 print_tlbcam();
395 print_laws();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530396#if defined(CONFIG_FSL_LBC)
Becky Bruceee888da2010-06-17 11:37:25 -0500397 print_lbc_regs();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530398#endif
Dipen Dudhat00c42942011-01-20 16:29:35 +0530399#ifdef CONFIG_FSL_IFC
400 print_ifc_regs();
401#endif
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530402
Becky Bruceee888da2010-06-17 11:37:25 -0500403}
York Sunc41b7442010-09-28 15:20:33 -0700404
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600405/* Common ddr init for non-corenet fsl 85xx platforms */
406#ifndef CONFIG_FSL_CORENET
Scott Wood095b7122012-09-20 19:02:18 -0500407#if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
408 !defined(CONFIG_SYS_INIT_L2_ADDR)
Simon Glassd35f3382017-04-06 12:47:05 -0600409int dram_init(void)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600410{
Alexander Grafc3468482014-04-11 17:09:45 +0200411#if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \
York Sun51e91e82016-11-18 12:29:51 -0800412 defined(CONFIG_ARCH_QEMU_E500)
Simon Glass39f90ba2017-03-31 08:40:25 -0600413 gd->ram_size = fsl_ddr_sdram_size();
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800414#else
Simon Glass39f90ba2017-03-31 08:40:25 -0600415 gd->ram_size = (phys_size_t)CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800416#endif
Simon Glass39f90ba2017-03-31 08:40:25 -0600417
418 return 0;
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800419}
420#else /* CONFIG_SYS_RAMBOOT */
Simon Glassd35f3382017-04-06 12:47:05 -0600421int dram_init(void)
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800422{
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600423 phys_size_t dram_size = 0;
424
Becky Bruce4212f232010-12-17 17:17:58 -0600425#if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600426 {
427 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
428 unsigned int x = 10;
429 unsigned int i;
430
431 /*
432 * Work around to stabilize DDR DLL
433 */
434 out_be32(&gur->ddrdllcr, 0x81000000);
435 asm("sync;isync;msync");
436 udelay(200);
437 while (in_be32(&gur->ddrdllcr) != 0x81000100) {
438 setbits_be32(&gur->devdisr, 0x00010000);
439 for (i = 0; i < x; i++)
440 ;
441 clrbits_be32(&gur->devdisr, 0x00010000);
442 x++;
443 }
444 }
445#endif
446
York Sune73cc042011-06-07 09:42:16 +0800447#if defined(CONFIG_SPD_EEPROM) || \
448 defined(CONFIG_DDR_SPD) || \
449 defined(CONFIG_SYS_DDR_RAW_TIMING)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600450 dram_size = fsl_ddr_sdram();
451#else
452 dram_size = fixed_sdram();
453#endif
454 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
455 dram_size *= 0x100000;
456
457#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
458 /*
459 * Initialize and enable DDR ECC.
460 */
461 ddr_enable_ecc(dram_size);
462#endif
463
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530464#if defined(CONFIG_FSL_LBC)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600465 /* Some boards also have sdram on the lbc */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600466 lbc_sdram_init();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530467#endif
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600468
Wolfgang Denkf2bbb532011-07-25 10:13:53 +0200469 debug("DDR: ");
Simon Glass39f90ba2017-03-31 08:40:25 -0600470 gd->ram_size = dram_size;
471
472 return 0;
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600473}
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800474#endif /* CONFIG_SYS_RAMBOOT */
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600475#endif
476
York Sunc41b7442010-09-28 15:20:33 -0700477#if CONFIG_POST & CONFIG_SYS_POST_MEMORY
478
479/* Board-specific functions defined in each board's ddr.c */
480void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
York Sun79a779b2014-08-01 15:51:00 -0700481 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
York Sunc41b7442010-09-28 15:20:33 -0700482void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
483 phys_addr_t *rpn);
484unsigned int
485 setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
486
Becky Bruce69694472011-07-18 18:49:15 -0500487void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
488
York Sunc41b7442010-09-28 15:20:33 -0700489static void dump_spd_ddr_reg(void)
490{
491 int i, j, k, m;
492 u8 *p_8;
493 u32 *p_32;
York Sunfe845072016-12-28 08:43:45 -0800494 struct ccsr_ddr __iomem *ddr[CONFIG_SYS_NUM_DDR_CTLRS];
York Sunc41b7442010-09-28 15:20:33 -0700495 generic_spd_eeprom_t
York Sunfe845072016-12-28 08:43:45 -0800496 spd[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
York Sunc41b7442010-09-28 15:20:33 -0700497
York Sunfe845072016-12-28 08:43:45 -0800498 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
York Sun79a779b2014-08-01 15:51:00 -0700499 fsl_ddr_get_spd(spd[i], i, CONFIG_DIMM_SLOTS_PER_CTLR);
York Sunc41b7442010-09-28 15:20:33 -0700500
Robert P. J. Dayc5b1e5d2016-09-07 14:27:59 -0400501 puts("SPD data of all dimms (zero value is omitted)...\n");
York Sunc41b7442010-09-28 15:20:33 -0700502 puts("Byte (hex) ");
503 k = 1;
York Sunfe845072016-12-28 08:43:45 -0800504 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700505 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
506 printf("Dimm%d ", k++);
507 }
508 puts("\n");
509 for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
510 m = 0;
511 printf("%3d (0x%02x) ", k, k);
York Sunfe845072016-12-28 08:43:45 -0800512 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700513 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
514 p_8 = (u8 *) &spd[i][j];
515 if (p_8[k]) {
516 printf("0x%02x ", p_8[k]);
517 m++;
518 } else
519 puts(" ");
520 }
521 }
522 if (m)
523 puts("\n");
524 else
525 puts("\r");
526 }
527
York Sunfe845072016-12-28 08:43:45 -0800528 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700529 switch (i) {
530 case 0:
York Sunf0626592013-09-30 09:22:09 -0700531 ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR;
York Sunc41b7442010-09-28 15:20:33 -0700532 break;
York Sunfe845072016-12-28 08:43:45 -0800533#if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
York Sunc41b7442010-09-28 15:20:33 -0700534 case 1:
York Sunf0626592013-09-30 09:22:09 -0700535 ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
York Sunc41b7442010-09-28 15:20:33 -0700536 break;
537#endif
York Sunfe845072016-12-28 08:43:45 -0800538#if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
York Sune8dc17b2012-08-17 08:22:39 +0000539 case 2:
York Sunf0626592013-09-30 09:22:09 -0700540 ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
York Sune8dc17b2012-08-17 08:22:39 +0000541 break;
542#endif
York Sunfe845072016-12-28 08:43:45 -0800543#if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
York Sune8dc17b2012-08-17 08:22:39 +0000544 case 3:
York Sunf0626592013-09-30 09:22:09 -0700545 ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
York Sune8dc17b2012-08-17 08:22:39 +0000546 break;
547#endif
York Sunc41b7442010-09-28 15:20:33 -0700548 default:
549 printf("%s unexpected controller number = %u\n",
550 __func__, i);
551 return;
552 }
553 }
554 printf("DDR registers dump for all controllers "
Robert P. J. Dayc5b1e5d2016-09-07 14:27:59 -0400555 "(zero value is omitted)...\n");
York Sunc41b7442010-09-28 15:20:33 -0700556 puts("Offset (hex) ");
York Sunfe845072016-12-28 08:43:45 -0800557 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
York Sunc41b7442010-09-28 15:20:33 -0700558 printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
559 puts("\n");
York Suna21803d2013-11-18 10:29:32 -0800560 for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {
York Sunc41b7442010-09-28 15:20:33 -0700561 m = 0;
562 printf("%6d (0x%04x)", k * 4, k * 4);
York Sunfe845072016-12-28 08:43:45 -0800563 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700564 p_32 = (u32 *) ddr[i];
565 if (p_32[k]) {
566 printf(" 0x%08x", p_32[k]);
567 m++;
568 } else
569 puts(" ");
570 }
571 if (m)
572 puts("\n");
573 else
574 puts("\r");
575 }
576 puts("\n");
577}
578
579/* invalid the TLBs for DDR and setup new ones to cover p_addr */
580static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
581{
582 u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
583 unsigned long epn;
584 u32 tsize, valid, ptr;
York Sunc41b7442010-09-28 15:20:33 -0700585 int ddr_esel;
586
Becky Bruce69694472011-07-18 18:49:15 -0500587 clear_ddr_tlbs_phys(p_addr, size>>20);
York Sunc41b7442010-09-28 15:20:33 -0700588
589 /* Setup new tlb to cover the physical address */
590 setup_ddr_tlbs_phys(p_addr, size>>20);
591
592 ptr = vstart;
593 ddr_esel = find_tlb_idx((void *)ptr, 1);
594 if (ddr_esel != -1) {
595 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
596 } else {
597 printf("TLB error in function %s\n", __func__);
598 return -1;
599 }
600
601 return 0;
602}
603
604/*
605 * slide the testing window up to test another area
606 * for 32_bit system, the maximum testable memory is limited to
607 * CONFIG_MAX_MEM_MAPPED
608 */
609int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
610{
611 phys_addr_t test_cap, p_addr;
612 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
613
614#if !defined(CONFIG_PHYS_64BIT) || \
615 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
616 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
617 test_cap = p_size;
618#else
619 test_cap = gd->ram_size;
620#endif
621 p_addr = (*vstart) + (*size) + (*phys_offset);
622 if (p_addr < test_cap - 1) {
623 p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
624 if (reset_tlb(p_addr, p_size, phys_offset) == -1)
625 return -1;
626 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
627 *size = (u32) p_size;
628 printf("Testing 0x%08llx - 0x%08llx\n",
629 (u64)(*vstart) + (*phys_offset),
630 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
631 } else
632 return 1;
633
634 return 0;
635}
636
637/* initialization for testing area */
638int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
639{
640 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
641
642 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
643 *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
644 *phys_offset = 0;
645
646#if !defined(CONFIG_PHYS_64BIT) || \
647 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
648 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
649 if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
650 puts("Cannot test more than ");
651 print_size(CONFIG_MAX_MEM_MAPPED,
652 " without proper 36BIT support.\n");
653 }
654#endif
655 printf("Testing 0x%08llx - 0x%08llx\n",
656 (u64)(*vstart) + (*phys_offset),
657 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
658
659 return 0;
660}
661
662/* invalid TLBs for DDR and remap as normal after testing */
663int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
664{
665 unsigned long epn;
666 u32 tsize, valid, ptr;
667 phys_addr_t rpn = 0;
668 int ddr_esel;
669
670 /* disable the TLBs for this testing */
671 ptr = *vstart;
672
673 while (ptr < (*vstart) + (*size)) {
674 ddr_esel = find_tlb_idx((void *)ptr, 1);
675 if (ddr_esel != -1) {
676 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
677 disable_tlb(ddr_esel);
678 }
679 ptr += TSIZE_TO_BYTES(tsize);
680 }
681
682 puts("Remap DDR ");
683 setup_ddr_tlbs(gd->ram_size>>20);
684 puts("\n");
685
686 return 0;
687}
688
689void arch_memory_failure_handle(void)
690{
691 dump_spd_ddr_reg();
692}
693#endif