blob: acbd200c3ff787c22007ec6872203d2af49075f3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tim Harvey552c3582014-03-06 07:46:30 -08002/*
3 * Copyright (C) 2013 Gateworks Corporation
4 *
5 * Author: Tim Harvey <tharvey@gateworks.com>
Tim Harvey552c3582014-03-06 07:46:30 -08006 */
7
8#include <common.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060011#include <net.h>
Tim Harvey552c3582014-03-06 07:46:30 -080012#include <asm/arch/clock.h>
Tim Harvey0cee2242015-05-08 18:28:35 -070013#include <asm/arch/crm_regs.h>
Tim Harvey552c3582014-03-06 07:46:30 -080014#include <asm/arch/iomux.h>
15#include <asm/arch/mx6-pins.h>
Tim Harveyfb64cc72014-04-25 15:39:07 -070016#include <asm/arch/mxc_hdmi.h>
Tim Harvey552c3582014-03-06 07:46:30 -080017#include <asm/arch/sys_proto.h>
18#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020019#include <asm/mach-imx/boot_mode.h>
20#include <asm/mach-imx/sata.h>
21#include <asm/mach-imx/spi.h>
22#include <asm/mach-imx/video.h>
Tim Harvey0cee2242015-05-08 18:28:35 -070023#include <asm/io.h>
Simon Glassd9a766f2017-05-17 08:23:00 -060024#include <asm/setup.h>
Tim Harvey0cee2242015-05-08 18:28:35 -070025#include <dm.h>
Tim Harvey67ed7922015-05-08 18:28:29 -070026#include <dm/platform_data/serial_mxc.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060027#include <env.h>
Tim Harvey8d2d8df2016-05-24 11:03:55 -070028#include <hwconfig.h>
Tim Harvey552c3582014-03-06 07:46:30 -080029#include <i2c.h>
Tim Harvey552c3582014-03-06 07:46:30 -080030#include <fdt_support.h>
Yangbo Lu73340382019-06-21 11:42:28 +080031#include <fsl_esdhc_imx.h>
Tim Harvey0cee2242015-05-08 18:28:35 -070032#include <jffs2/load_kernel.h>
33#include <linux/ctype.h>
Tim Harvey552c3582014-03-06 07:46:30 -080034#include <miiphy.h>
Tim Harvey552c3582014-03-06 07:46:30 -080035#include <mtd_node.h>
36#include <netdev.h>
Tim Harvey33791d52014-08-07 22:49:57 -070037#include <pci.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060038#include <linux/libfdt.h>
Tim Harvey552c3582014-03-06 07:46:30 -080039#include <power/pmic.h>
Tim Harvey0dff16f2014-05-05 08:22:25 -070040#include <power/ltc3676_pmic.h>
Tim Harvey552c3582014-03-06 07:46:30 -080041#include <power/pfuze100_pmic.h>
Tim Harvey552c3582014-03-06 07:46:30 -080042#include <fdt_support.h>
43#include <jffs2/load_kernel.h>
44#include <spi_flash.h>
45
46#include "gsc.h"
Tim Harvey0cee2242015-05-08 18:28:35 -070047#include "common.h"
Tim Harvey552c3582014-03-06 07:46:30 -080048
49DECLARE_GLOBAL_DATA_PTR;
50
Tim Harvey26993362014-08-07 22:35:49 -070051
Tim Harvey552c3582014-03-06 07:46:30 -080052/*
53 * EEPROM board info struct populated by read_eeprom so that we only have to
54 * read it once.
55 */
Tim Harvey0da2c522014-08-07 22:35:45 -070056struct ventana_board_info ventana_info;
Tim Harvey552c3582014-03-06 07:46:30 -080057
Tim Harvey8b92bdf2015-04-08 12:54:43 -070058static int board_type;
Tim Harvey552c3582014-03-06 07:46:30 -080059
Tim Harvey552c3582014-03-06 07:46:30 -080060/* ENET */
Tim Harvey8b92bdf2015-04-08 12:54:43 -070061static iomux_v3_cfg_t const enet_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -070062 IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
63 IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
64 IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
65 IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
66 IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
67 IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
68 IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
69 IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
70 MUX_PAD_CTRL(ENET_PAD_CTRL)),
71 IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
72 MUX_PAD_CTRL(ENET_PAD_CTRL)),
73 IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
74 IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
75 IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
76 IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
77 IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
78 IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
79 MUX_PAD_CTRL(ENET_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -080080 /* PHY nRST */
Tim Harvey26993362014-08-07 22:35:49 -070081 IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -080082};
83
Tom Rini52a132c2017-05-08 22:14:25 -040084#ifdef CONFIG_CMD_NAND
Tim Harvey8b92bdf2015-04-08 12:54:43 -070085static iomux_v3_cfg_t const nfc_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -070086 IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
87 IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
88 IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
89 IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
90 IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
91 IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
92 IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
93 IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
94 IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
95 IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
96 IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
97 IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
98 IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
99 IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
100 IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800101};
102
Tim Harvey552c3582014-03-06 07:46:30 -0800103static void setup_gpmi_nand(void)
104{
105 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
106
107 /* config gpmi nand iomux */
Tim Harvey02fb5922014-06-02 16:13:26 -0700108 SETUP_IOMUX_PADS(nfc_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800109
110 /* config gpmi and bch clock to 100 MHz */
111 clrsetbits_le32(&mxc_ccm->cs2cdr,
112 MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
113 MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
114 MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
115 MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
116 MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
117 MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
118
119 /* enable gpmi and bch clock gating */
120 setbits_le32(&mxc_ccm->CCGR4,
121 MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
122 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
123 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
124 MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
125 MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
126
127 /* enable apbh clock gating */
128 setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
129}
130#endif
131
Tim Harveyf1f41db2015-05-08 18:28:28 -0700132static void setup_iomux_enet(int gpio)
Tim Harvey552c3582014-03-06 07:46:30 -0800133{
Tim Harvey02fb5922014-06-02 16:13:26 -0700134 SETUP_IOMUX_PADS(enet_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800135
136 /* toggle PHY_RST# */
Tim Harveyf1f41db2015-05-08 18:28:28 -0700137 gpio_request(gpio, "phy_rst#");
138 gpio_direction_output(gpio, 0);
Tim Harvey63537792017-03-17 07:30:38 -0700139 mdelay(10);
Tim Harveyf1f41db2015-05-08 18:28:28 -0700140 gpio_set_value(gpio, 1);
Tim Harvey63537792017-03-17 07:30:38 -0700141 mdelay(100);
Tim Harvey552c3582014-03-06 07:46:30 -0800142}
143
Tim Harvey552c3582014-03-06 07:46:30 -0800144#ifdef CONFIG_USB_EHCI_MX6
Tim Harvey8b92bdf2015-04-08 12:54:43 -0700145static iomux_v3_cfg_t const usb_pads[] = {
Tim Harvey26993362014-08-07 22:35:49 -0700146 IOMUX_PADS(PAD_GPIO_1__USB_OTG_ID | DIO_PAD_CFG),
147 IOMUX_PADS(PAD_KEY_COL4__USB_OTG_OC | DIO_PAD_CFG),
Tim Harvey02fb5922014-06-02 16:13:26 -0700148 /* OTG PWR */
Tim Harvey26993362014-08-07 22:35:49 -0700149 IOMUX_PADS(PAD_EIM_D22__GPIO3_IO22 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800150};
151
152int board_ehci_hcd_init(int port)
153{
Tim Harveyf1f41db2015-05-08 18:28:28 -0700154 int gpio;
Tim Harvey552c3582014-03-06 07:46:30 -0800155
Tim Harvey02fb5922014-06-02 16:13:26 -0700156 SETUP_IOMUX_PADS(usb_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800157
Tim Harveydb7edfa2015-05-26 11:04:54 -0700158 /* Reset USB HUB */
159 switch (board_type) {
160 case GW53xx:
161 case GW552x:
Tim Harveyb7c48a92019-02-04 13:10:54 -0800162 case GW5906:
Tim Harveyf1f41db2015-05-08 18:28:28 -0700163 gpio = (IMX_GPIO_NR(1, 9));
Tim Harvey552c3582014-03-06 07:46:30 -0800164 break;
Tim Harveydb7edfa2015-05-26 11:04:54 -0700165 case GW54proto:
166 case GW54xx:
Tim Harveyf1f41db2015-05-08 18:28:28 -0700167 gpio = (IMX_GPIO_NR(1, 16));
Tim Harvey552c3582014-03-06 07:46:30 -0800168 break;
Tim Harveyf1f41db2015-05-08 18:28:28 -0700169 default:
170 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -0800171 }
172
Tim Harveyf1f41db2015-05-08 18:28:28 -0700173 /* request and toggle hub rst */
174 gpio_request(gpio, "usb_hub_rst#");
175 gpio_direction_output(gpio, 0);
176 mdelay(2);
177 gpio_set_value(gpio, 1);
178
Tim Harvey552c3582014-03-06 07:46:30 -0800179 return 0;
180}
181
182int board_ehci_power(int port, int on)
183{
Tim Harvey9b9e75f2017-03-13 08:51:07 -0700184 /* enable OTG VBUS */
185 if (!port && board_type < GW_UNKNOWN) {
186 if (gpio_cfg[board_type].otgpwr_en)
187 gpio_set_value(gpio_cfg[board_type].otgpwr_en, on);
188 }
Tim Harvey552c3582014-03-06 07:46:30 -0800189 return 0;
190}
191#endif /* CONFIG_USB_EHCI_MX6 */
192
Tim Harvey552c3582014-03-06 07:46:30 -0800193#ifdef CONFIG_MXC_SPI
194iomux_v3_cfg_t const ecspi1_pads[] = {
195 /* SS1 */
Tim Harvey02fb5922014-06-02 16:13:26 -0700196 IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(SPI_PAD_CTRL)),
197 IOMUX_PADS(PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
198 IOMUX_PADS(PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
199 IOMUX_PADS(PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800200};
201
Nikita Kiryanov00cd7382014-08-20 15:08:50 +0300202int board_spi_cs_gpio(unsigned bus, unsigned cs)
203{
204 return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(3, 19)) : -1;
205}
206
Tim Harvey552c3582014-03-06 07:46:30 -0800207static void setup_spi(void)
208{
Tim Harveyf1f41db2015-05-08 18:28:28 -0700209 gpio_request(IMX_GPIO_NR(3, 19), "spi_cs");
Nikita Kiryanov00cd7382014-08-20 15:08:50 +0300210 gpio_direction_output(IMX_GPIO_NR(3, 19), 1);
Tim Harvey02fb5922014-06-02 16:13:26 -0700211 SETUP_IOMUX_PADS(ecspi1_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800212}
213#endif
214
215/* configure eth0 PHY board-specific LED behavior */
216int board_phy_config(struct phy_device *phydev)
217{
218 unsigned short val;
219
220 /* Marvel 88E1510 */
221 if (phydev->phy_id == 0x1410dd1) {
222 /*
223 * Page 3, Register 16: LED[2:0] Function Control Register
224 * LED[0] (SPD:Amber) R16_3.3:0 to 0111: on-GbE link
225 * LED[1] (LNK:Green) R16_3.7:4 to 0001: on-link, blink-activity
226 */
227 phy_write(phydev, MDIO_DEVAD_NONE, 22, 3);
228 val = phy_read(phydev, MDIO_DEVAD_NONE, 16);
229 val &= 0xff00;
230 val |= 0x0017;
231 phy_write(phydev, MDIO_DEVAD_NONE, 16, val);
232 phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
233 }
234
Tim Harvey4533c902017-03-17 07:32:21 -0700235 /* TI DP83867 */
236 else if (phydev->phy_id == 0x2000a231) {
237 /* configure register 0x170 for ref CLKOUT */
238 phy_write(phydev, MDIO_DEVAD_NONE, 13, 0x001f);
239 phy_write(phydev, MDIO_DEVAD_NONE, 14, 0x0170);
240 phy_write(phydev, MDIO_DEVAD_NONE, 13, 0x401f);
241 val = phy_read(phydev, MDIO_DEVAD_NONE, 14);
242 val &= ~0x1f00;
243 val |= 0x0b00; /* chD tx clock*/
244 phy_write(phydev, MDIO_DEVAD_NONE, 14, val);
245 }
246
Tim Harvey552c3582014-03-06 07:46:30 -0800247 if (phydev->drv->config)
248 phydev->drv->config(phydev);
249
250 return 0;
251}
Tim Harvey63537792017-03-17 07:30:38 -0700252
253#ifdef CONFIG_MV88E61XX_SWITCH
254int mv88e61xx_hw_reset(struct phy_device *phydev)
255{
256 struct mii_dev *bus = phydev->bus;
257
258 /* GPIO[0] output, CLK125 */
259 debug("enabling RGMII_REFCLK\n");
260 bus->write(bus, 0x1c /*MV_GLOBAL2*/, 0,
261 0x1a /*MV_SCRATCH_MISC*/,
262 (1 << 15) | (0x62 /*MV_GPIO_DIR*/ << 8) | 0xfe);
263 bus->write(bus, 0x1c /*MV_GLOBAL2*/, 0,
264 0x1a /*MV_SCRATCH_MISC*/,
265 (1 << 15) | (0x68 /*MV_GPIO01_CNTL*/ << 8) | 7);
266
267 /* RGMII delay - Physical Control register bit[15:14] */
268 debug("setting port%d RGMII rx/tx delay\n", CONFIG_MV88E61XX_CPU_PORT);
269 /* forced 1000mbps full-duplex link */
270 bus->write(bus, 0x10 + CONFIG_MV88E61XX_CPU_PORT, 0, 1, 0xc0fe);
271 phydev->autoneg = AUTONEG_DISABLE;
272 phydev->speed = SPEED_1000;
273 phydev->duplex = DUPLEX_FULL;
274
Tim Harvey8c9d3932019-02-04 13:10:47 -0800275 /* LED configuration: 7:4-green (8=Activity) 3:0 amber (8=Link) */
276 bus->write(bus, 0x10, 0, 0x16, 0x8088);
277 bus->write(bus, 0x11, 0, 0x16, 0x8088);
278 bus->write(bus, 0x12, 0, 0x16, 0x8088);
279 bus->write(bus, 0x13, 0, 0x16, 0x8088);
Tim Harvey63537792017-03-17 07:30:38 -0700280
281 return 0;
282}
283#endif // CONFIG_MV88E61XX_SWITCH
Tim Harvey552c3582014-03-06 07:46:30 -0800284
285int board_eth_init(bd_t *bis)
286{
Tim Harvey552c3582014-03-06 07:46:30 -0800287#ifdef CONFIG_FEC_MXC
Tim Harvey892068c2016-05-24 11:03:58 -0700288 struct ventana_board_info *info = &ventana_info;
289
290 if (test_bit(EECONFIG_ETH0, info->config)) {
Tim Harveyf1f41db2015-05-08 18:28:28 -0700291 setup_iomux_enet(GP_PHY_RST);
Tim Harvey50581832014-08-20 23:35:14 -0700292 cpu_eth_init(bis);
Tim Harvey85331822015-04-08 12:54:48 -0700293 }
Tim Harvey552c3582014-03-06 07:46:30 -0800294#endif
295
Tim Harvey472884d2015-04-08 12:54:32 -0700296#ifdef CONFIG_E1000
297 e1000_initialize(bis);
298#endif
299
Tim Harvey552c3582014-03-06 07:46:30 -0800300#ifdef CONFIG_CI_UDC
301 /* For otg ethernet*/
302 usb_eth_initialize(bis);
303#endif
304
Tim Harveyfc5ff942015-04-08 12:54:33 -0700305 /* default to the first detected enet dev */
Simon Glass64b723f2017-08-03 12:22:12 -0600306 if (!env_get("ethprime")) {
Tim Harveyfc5ff942015-04-08 12:54:33 -0700307 struct eth_device *dev = eth_get_dev_by_index(0);
308 if (dev) {
Simon Glass6a38e412017-08-03 12:22:09 -0600309 env_set("ethprime", dev->name);
Simon Glass64b723f2017-08-03 12:22:12 -0600310 printf("set ethprime to %s\n", env_get("ethprime"));
Tim Harveyfc5ff942015-04-08 12:54:33 -0700311 }
312 }
313
Tim Harvey552c3582014-03-06 07:46:30 -0800314 return 0;
315}
316
Tim Harveyfb64cc72014-04-25 15:39:07 -0700317#if defined(CONFIG_VIDEO_IPUV3)
318
319static void enable_hdmi(struct display_info_t const *dev)
320{
321 imx_enable_hdmi_phy();
322}
323
324static int detect_i2c(struct display_info_t const *dev)
325{
326 return i2c_set_bus_num(dev->bus) == 0 &&
327 i2c_probe(dev->addr) == 0;
328}
329
330static void enable_lvds(struct display_info_t const *dev)
331{
332 struct iomuxc *iomux = (struct iomuxc *)
333 IOMUXC_BASE_ADDR;
334
335 /* set CH0 data width to 24bit (IOMUXC_GPR2:5 0=18bit, 1=24bit) */
336 u32 reg = readl(&iomux->gpr[2]);
337 reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
338 writel(reg, &iomux->gpr[2]);
339
340 /* Enable Backlight */
Tim Harveya67e07f2016-05-24 11:03:53 -0700341 gpio_request(IMX_GPIO_NR(1, 10), "bklt_gpio");
342 gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
Tim Harveyf1f41db2015-05-08 18:28:28 -0700343 gpio_request(IMX_GPIO_NR(1, 18), "bklt_en");
Tim Harvey26993362014-08-07 22:35:49 -0700344 SETUP_IOMUX_PAD(PAD_SD1_CMD__GPIO1_IO18 | DIO_PAD_CFG);
Tim Harveyfb64cc72014-04-25 15:39:07 -0700345 gpio_direction_output(IMX_GPIO_NR(1, 18), 1);
346}
347
348struct display_info_t const displays[] = {{
349 /* HDMI Output */
350 .bus = -1,
351 .addr = 0,
352 .pixfmt = IPU_PIX_FMT_RGB24,
353 .detect = detect_hdmi,
354 .enable = enable_hdmi,
355 .mode = {
356 .name = "HDMI",
357 .refresh = 60,
358 .xres = 1024,
359 .yres = 768,
360 .pixclock = 15385,
361 .left_margin = 220,
362 .right_margin = 40,
363 .upper_margin = 21,
364 .lower_margin = 7,
365 .hsync_len = 60,
366 .vsync_len = 10,
367 .sync = FB_SYNC_EXT,
368 .vmode = FB_VMODE_NONINTERLACED
369} }, {
370 /* Freescale MXC-LVDS1: HannStar HSD100PXN1-A00 w/ egalx_ts cont */
371 .bus = 2,
372 .addr = 0x4,
373 .pixfmt = IPU_PIX_FMT_LVDS666,
374 .detect = detect_i2c,
375 .enable = enable_lvds,
376 .mode = {
377 .name = "Hannstar-XGA",
378 .refresh = 60,
379 .xres = 1024,
380 .yres = 768,
381 .pixclock = 15385,
382 .left_margin = 220,
383 .right_margin = 40,
384 .upper_margin = 21,
385 .lower_margin = 7,
386 .hsync_len = 60,
387 .vsync_len = 10,
388 .sync = FB_SYNC_EXT,
389 .vmode = FB_VMODE_NONINTERLACED
Tim Harveya20bd632015-04-08 12:54:57 -0700390} }, {
391 /* DLC700JMG-T-4 */
Tim Harveybe786e72019-02-04 13:10:53 -0800392 .bus = 2,
393 .addr = 0x38,
Tim Harveya20bd632015-04-08 12:54:57 -0700394 .detect = NULL,
395 .enable = enable_lvds,
396 .pixfmt = IPU_PIX_FMT_LVDS666,
397 .mode = {
398 .name = "DLC700JMGT4",
399 .refresh = 60,
400 .xres = 1024, /* 1024x600active pixels */
401 .yres = 600,
402 .pixclock = 15385, /* 64MHz */
403 .left_margin = 220,
404 .right_margin = 40,
405 .upper_margin = 21,
406 .lower_margin = 7,
407 .hsync_len = 60,
408 .vsync_len = 10,
409 .sync = FB_SYNC_EXT,
410 .vmode = FB_VMODE_NONINTERLACED
411} }, {
412 /* DLC800FIG-T-3 */
Tim Harveybe786e72019-02-04 13:10:53 -0800413 .bus = 2,
414 .addr = 0x14,
Tim Harveya20bd632015-04-08 12:54:57 -0700415 .detect = NULL,
416 .enable = enable_lvds,
417 .pixfmt = IPU_PIX_FMT_LVDS666,
418 .mode = {
419 .name = "DLC800FIGT3",
420 .refresh = 60,
421 .xres = 1024, /* 1024x768 active pixels */
422 .yres = 768,
423 .pixclock = 15385, /* 64MHz */
424 .left_margin = 220,
425 .right_margin = 40,
426 .upper_margin = 21,
427 .lower_margin = 7,
428 .hsync_len = 60,
429 .vsync_len = 10,
430 .sync = FB_SYNC_EXT,
431 .vmode = FB_VMODE_NONINTERLACED
Tim Harveyc34e59e2019-02-04 13:10:51 -0800432} }, {
433 .bus = 2,
434 .addr = 0x5d,
435 .detect = detect_i2c,
436 .enable = enable_lvds,
437 .pixfmt = IPU_PIX_FMT_LVDS666,
438 .mode = {
439 .name = "Z101WX01",
440 .refresh = 60,
441 .xres = 1280,
442 .yres = 800,
443 .pixclock = 15385, /* 64MHz */
444 .left_margin = 220,
445 .right_margin = 40,
446 .upper_margin = 21,
447 .lower_margin = 7,
448 .hsync_len = 60,
449 .vsync_len = 10,
450 .sync = FB_SYNC_EXT,
451 .vmode = FB_VMODE_NONINTERLACED
452 }
453},
454};
Tim Harveyfb64cc72014-04-25 15:39:07 -0700455size_t display_count = ARRAY_SIZE(displays);
456
457static void setup_display(void)
458{
459 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
460 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
461 int reg;
462
463 enable_ipu_clock();
464 imx_setup_hdmi();
465 /* Turn on LDB0,IPU,IPU DI0 clocks */
466 reg = __raw_readl(&mxc_ccm->CCGR3);
467 reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
468 writel(reg, &mxc_ccm->CCGR3);
469
470 /* set LDB0, LDB1 clk select to 011/011 */
471 reg = readl(&mxc_ccm->cs2cdr);
472 reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
473 |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
474 reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
475 |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
476 writel(reg, &mxc_ccm->cs2cdr);
477
478 reg = readl(&mxc_ccm->cscmr2);
479 reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
480 writel(reg, &mxc_ccm->cscmr2);
481
482 reg = readl(&mxc_ccm->chsccdr);
483 reg |= (CHSCCDR_CLK_SEL_LDB_DI0
484 <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
485 writel(reg, &mxc_ccm->chsccdr);
486
487 reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
488 |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
489 |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
490 |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
491 |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
492 |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
493 |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
494 |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
495 |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
496 writel(reg, &iomux->gpr[2]);
497
498 reg = readl(&iomux->gpr[3]);
499 reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
500 | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
501 <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
502 writel(reg, &iomux->gpr[3]);
503
Tim Harveya67e07f2016-05-24 11:03:53 -0700504 /* LVDS Backlight GPIO on LVDS connector - output low */
Tim Harvey26993362014-08-07 22:35:49 -0700505 SETUP_IOMUX_PAD(PAD_SD2_CLK__GPIO1_IO10 | DIO_PAD_CFG);
Tim Harveyfb64cc72014-04-25 15:39:07 -0700506 gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
507}
508#endif /* CONFIG_VIDEO_IPUV3 */
509
Tim Harvey0dff16f2014-05-05 08:22:25 -0700510/* setup board specific PMIC */
511int power_init_board(void)
512{
Tim Harvey195bc972015-05-08 18:28:37 -0700513 setup_pmic();
Tim Harvey0dff16f2014-05-05 08:22:25 -0700514 return 0;
515}
516
Tim Harvey552c3582014-03-06 07:46:30 -0800517#if defined(CONFIG_CMD_PCI)
518int imx6_pcie_toggle_reset(void)
519{
520 if (board_type < GW_UNKNOWN) {
Tim Harvey02fb5922014-06-02 16:13:26 -0700521 uint pin = gpio_cfg[board_type].pcie_rst;
Tim Harveyf1f41db2015-05-08 18:28:28 -0700522 gpio_request(pin, "pci_rst#");
Tim Harvey02fb5922014-06-02 16:13:26 -0700523 gpio_direction_output(pin, 0);
Tim Harvey552c3582014-03-06 07:46:30 -0800524 mdelay(50);
Tim Harvey02fb5922014-06-02 16:13:26 -0700525 gpio_direction_output(pin, 1);
Tim Harvey552c3582014-03-06 07:46:30 -0800526 }
527 return 0;
528}
Tim Harvey33791d52014-08-07 22:49:57 -0700529
530/*
531 * Most Ventana boards have a PLX PEX860x PCIe switch onboard and use its
532 * GPIO's as PERST# signals for its downstream ports - configure the GPIO's
533 * properly and assert reset for 100ms.
534 */
Tim Harveybfb240a2016-06-17 06:10:41 -0700535#define MAX_PCI_DEVS 32
536struct pci_dev {
537 pci_dev_t devfn;
538 unsigned short vendor;
539 unsigned short device;
540 unsigned short class;
541 unsigned short busno; /* subbordinate busno */
542 struct pci_dev *ppar;
543};
544struct pci_dev pci_devs[MAX_PCI_DEVS];
545int pci_devno;
546int pci_bridgeno;
547
Tim Harvey33791d52014-08-07 22:49:57 -0700548void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
549 unsigned short vendor, unsigned short device,
550 unsigned short class)
551{
Tim Harveybfb240a2016-06-17 06:10:41 -0700552 int i;
Tim Harvey33791d52014-08-07 22:49:57 -0700553 u32 dw;
Tim Harveybfb240a2016-06-17 06:10:41 -0700554 struct pci_dev *pdev = &pci_devs[pci_devno++];
Tim Harvey33791d52014-08-07 22:49:57 -0700555
556 debug("%s: %02d:%02d.%02d: %04x:%04x\n", __func__,
557 PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev), vendor, device);
Tim Harveybfb240a2016-06-17 06:10:41 -0700558
559 /* store array of devs for later use in device-tree fixup */
560 pdev->devfn = dev;
561 pdev->vendor = vendor;
562 pdev->device = device;
563 pdev->class = class;
564 pdev->ppar = NULL;
565 if (class == PCI_CLASS_BRIDGE_PCI)
566 pdev->busno = ++pci_bridgeno;
567 else
568 pdev->busno = 0;
569
570 /* fixup RC - it should be 00:00.0 not 00:01.0 */
571 if (PCI_BUS(dev) == 0)
572 pdev->devfn = 0;
573
574 /* find dev's parent */
575 for (i = 0; i < pci_devno; i++) {
576 if (pci_devs[i].busno == PCI_BUS(pdev->devfn)) {
577 pdev->ppar = &pci_devs[i];
578 break;
579 }
580 }
581
582 /* assert downstream PERST# */
Tim Harvey33791d52014-08-07 22:49:57 -0700583 if (vendor == PCI_VENDOR_ID_PLX &&
584 (device & 0xfff0) == 0x8600 &&
585 PCI_DEV(dev) == 0 && PCI_FUNC(dev) == 0) {
586 debug("configuring PLX 860X downstream PERST#\n");
587 pci_hose_read_config_dword(hose, dev, 0x62c, &dw);
588 dw |= 0xaaa8; /* GPIO1-7 outputs */
589 pci_hose_write_config_dword(hose, dev, 0x62c, dw);
590
591 pci_hose_read_config_dword(hose, dev, 0x644, &dw);
592 dw |= 0xfe; /* GPIO1-7 output high */
593 pci_hose_write_config_dword(hose, dev, 0x644, dw);
594
595 mdelay(100);
596 }
597}
Tim Harvey552c3582014-03-06 07:46:30 -0800598#endif /* CONFIG_CMD_PCI */
599
600#ifdef CONFIG_SERIAL_TAG
601/*
602 * called when setting up ATAGS before booting kernel
603 * populate serialnum from the following (in order of priority):
604 * serial# env var
605 * eeprom
606 */
607void get_board_serial(struct tag_serialnr *serialnr)
608{
Simon Glass64b723f2017-08-03 12:22:12 -0600609 char *serial = env_get("serial#");
Tim Harvey552c3582014-03-06 07:46:30 -0800610
611 if (serial) {
612 serialnr->high = 0;
613 serialnr->low = simple_strtoul(serial, NULL, 10);
614 } else if (ventana_info.model[0]) {
615 serialnr->high = 0;
616 serialnr->low = ventana_info.serial;
617 } else {
618 serialnr->high = 0;
619 serialnr->low = 0;
620 }
621}
622#endif
623
624/*
625 * Board Support
626 */
627
628int board_early_init_f(void)
629{
630 setup_iomux_uart();
Tim Harveyf1f41db2015-05-08 18:28:28 -0700631
Tim Harveyfb64cc72014-04-25 15:39:07 -0700632#if defined(CONFIG_VIDEO_IPUV3)
633 setup_display();
634#endif
Tim Harvey552c3582014-03-06 07:46:30 -0800635 return 0;
636}
637
638int dram_init(void)
639{
Tim Harveybfa2dae2014-06-02 16:13:27 -0700640 gd->ram_size = imx_ddr_size();
Tim Harvey552c3582014-03-06 07:46:30 -0800641 return 0;
642}
643
644int board_init(void)
645{
Fabio Estevamceb74c42014-07-09 17:59:54 -0300646 struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
Tim Harvey552c3582014-03-06 07:46:30 -0800647
648 clrsetbits_le32(&iomuxc_regs->gpr[1],
649 IOMUXC_GPR1_OTG_ID_MASK,
650 IOMUXC_GPR1_OTG_ID_GPIO1);
651
652 /* address of linux boot parameters */
653 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
654
Tim Harveyba9f2342019-02-04 13:10:52 -0800655 /* read Gateworks EEPROM into global struct (used later) */
656 setup_ventana_i2c(0);
657 board_type = read_eeprom(CONFIG_I2C_GSC, &ventana_info);
658
Tim Harvey552c3582014-03-06 07:46:30 -0800659#ifdef CONFIG_CMD_NAND
Tim Harveyba9f2342019-02-04 13:10:52 -0800660 if (gpio_cfg[board_type].nand)
661 setup_gpmi_nand();
Tim Harvey552c3582014-03-06 07:46:30 -0800662#endif
663#ifdef CONFIG_MXC_SPI
664 setup_spi();
665#endif
Tim Harveyd04dc812019-02-04 13:10:49 -0800666 setup_ventana_i2c(1);
667 setup_ventana_i2c(2);
Tim Harvey552c3582014-03-06 07:46:30 -0800668
Simon Glassab3055a2017-06-14 21:28:25 -0600669#ifdef CONFIG_SATA
Tim Harvey552c3582014-03-06 07:46:30 -0800670 setup_sata();
671#endif
Tim Harvey552c3582014-03-06 07:46:30 -0800672
Tim Harvey0cee2242015-05-08 18:28:35 -0700673 setup_iomux_gpio(board_type, &ventana_info);
Tim Harvey552c3582014-03-06 07:46:30 -0800674
675 return 0;
676}
677
678#if defined(CONFIG_DISPLAY_BOARDINFO_LATE)
679/*
680 * called during late init (after relocation and after board_init())
681 * by virtue of CONFIG_DISPLAY_BOARDINFO_LATE as we needed i2c initialized and
682 * EEPROM read.
683 */
684int checkboard(void)
685{
686 struct ventana_board_info *info = &ventana_info;
687 unsigned char buf[4];
688 const char *p;
689 int quiet; /* Quiet or minimal output mode */
690
691 quiet = 0;
Simon Glass64b723f2017-08-03 12:22:12 -0600692 p = env_get("quiet");
Tim Harvey552c3582014-03-06 07:46:30 -0800693 if (p)
694 quiet = simple_strtol(p, NULL, 10);
695 else
Simon Glass6a38e412017-08-03 12:22:09 -0600696 env_set("quiet", "0");
Tim Harvey552c3582014-03-06 07:46:30 -0800697
698 puts("\nGateworks Corporation Copyright 2014\n");
699 if (info->model[0]) {
700 printf("Model: %s\n", info->model);
701 printf("MFGDate: %02x-%02x-%02x%02x\n",
702 info->mfgdate[0], info->mfgdate[1],
703 info->mfgdate[2], info->mfgdate[3]);
704 printf("Serial:%d\n", info->serial);
705 } else {
706 puts("Invalid EEPROM - board will not function fully\n");
707 }
708 if (quiet)
709 return 0;
710
711 /* Display GSC firmware revision/CRC/status */
Tim Harvey92e3d842015-04-08 12:54:59 -0700712 gsc_info(0);
713
Tim Harvey552c3582014-03-06 07:46:30 -0800714 /* Display RTC */
715 if (!gsc_i2c_read(GSC_RTC_ADDR, 0x00, 1, buf, 4)) {
716 printf("RTC: %d\n",
717 buf[0] | buf[1]<<8 | buf[2]<<16 | buf[3]<<24);
718 }
719
720 return 0;
721}
722#endif
723
724#ifdef CONFIG_CMD_BMODE
725/*
726 * BOOT_CFG1, BOOT_CFG2, BOOT_CFG3, BOOT_CFG4
727 * see Table 8-11 and Table 5-9
728 * BOOT_CFG1[7] = 1 (boot from NAND)
729 * BOOT_CFG1[5] = 0 - raw NAND
730 * BOOT_CFG1[4] = 0 - default pad settings
731 * BOOT_CFG1[3:2] = 00 - devices = 1
732 * BOOT_CFG1[1:0] = 00 - Row Address Cycles = 3
733 * BOOT_CFG2[4:3] = 00 - Boot Search Count = 2
734 * BOOT_CFG2[2:1] = 01 - Pages In Block = 64
735 * BOOT_CFG2[0] = 0 - Reset time 12ms
736 */
737static const struct boot_mode board_boot_modes[] = {
738 /* NAND: 64pages per block, 3 row addr cycles, 2 copies of FCB/DBBT */
739 { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
Tim Harvey659441b2017-03-17 07:31:02 -0700740 { "emmc2", MAKE_CFGVAL(0x60, 0x48, 0x00, 0x00) }, /* GW5600 */
Tim Harveya2d24c92019-02-04 13:10:50 -0800741 { "emmc3", MAKE_CFGVAL(0x60, 0x50, 0x00, 0x00) }, /* GW5903/4/5 */
Tim Harvey552c3582014-03-06 07:46:30 -0800742 { NULL, 0 },
743};
744#endif
745
746/* late init */
747int misc_init_r(void)
748{
749 struct ventana_board_info *info = &ventana_info;
Tim Harvey71dbb2c2016-07-15 07:14:25 -0700750 char buf[256];
751 int i;
Tim Harvey552c3582014-03-06 07:46:30 -0800752
753 /* set env vars based on EEPROM data */
754 if (ventana_info.model[0]) {
755 char str[16], fdt[36];
756 char *p;
757 const char *cputype = "";
Tim Harvey552c3582014-03-06 07:46:30 -0800758
759 /*
760 * FDT name will be prefixed with CPU type. Three versions
761 * will be created each increasingly generic and bootloader
762 * env scripts will try loading each from most specific to
763 * least.
764 */
Tim Harveybfa2dae2014-06-02 16:13:27 -0700765 if (is_cpu_type(MXC_CPU_MX6Q) ||
766 is_cpu_type(MXC_CPU_MX6D))
Tim Harvey552c3582014-03-06 07:46:30 -0800767 cputype = "imx6q";
Tim Harveybfa2dae2014-06-02 16:13:27 -0700768 else if (is_cpu_type(MXC_CPU_MX6DL) ||
769 is_cpu_type(MXC_CPU_MX6SOLO))
Tim Harvey552c3582014-03-06 07:46:30 -0800770 cputype = "imx6dl";
Simon Glass6a38e412017-08-03 12:22:09 -0600771 env_set("soctype", cputype);
Tim Harvey06d87432014-08-07 22:35:41 -0700772 if (8 << (ventana_info.nand_flash_size-1) >= 2048)
Simon Glass6a38e412017-08-03 12:22:09 -0600773 env_set("flash_layout", "large");
Tim Harvey06d87432014-08-07 22:35:41 -0700774 else
Simon Glass6a38e412017-08-03 12:22:09 -0600775 env_set("flash_layout", "normal");
Tim Harvey552c3582014-03-06 07:46:30 -0800776 memset(str, 0, sizeof(str));
777 for (i = 0; i < (sizeof(str)-1) && info->model[i]; i++)
778 str[i] = tolower(info->model[i]);
Simon Glass6a38e412017-08-03 12:22:09 -0600779 env_set("model", str);
Simon Glass64b723f2017-08-03 12:22:12 -0600780 if (!env_get("fdt_file")) {
Tim Harvey552c3582014-03-06 07:46:30 -0800781 sprintf(fdt, "%s-%s.dtb", cputype, str);
Simon Glass6a38e412017-08-03 12:22:09 -0600782 env_set("fdt_file", fdt);
Tim Harvey552c3582014-03-06 07:46:30 -0800783 }
784 p = strchr(str, '-');
785 if (p) {
786 *p++ = 0;
787
Simon Glass6a38e412017-08-03 12:22:09 -0600788 env_set("model_base", str);
Tim Harveyf6db79a2015-05-26 11:04:56 -0700789 sprintf(fdt, "%s-%s.dtb", cputype, str);
Simon Glass6a38e412017-08-03 12:22:09 -0600790 env_set("fdt_file1", fdt);
Tim Harvey892068c2016-05-24 11:03:58 -0700791 if (board_type != GW551x &&
792 board_type != GW552x &&
Tim Harvey659441b2017-03-17 07:31:02 -0700793 board_type != GW553x &&
794 board_type != GW560x)
Tim Harvey50581832014-08-20 23:35:14 -0700795 str[4] = 'x';
Tim Harvey552c3582014-03-06 07:46:30 -0800796 str[5] = 'x';
797 str[6] = 0;
Tim Harveyf6db79a2015-05-26 11:04:56 -0700798 sprintf(fdt, "%s-%s.dtb", cputype, str);
Simon Glass6a38e412017-08-03 12:22:09 -0600799 env_set("fdt_file2", fdt);
Tim Harvey552c3582014-03-06 07:46:30 -0800800 }
801
802 /* initialize env from EEPROM */
803 if (test_bit(EECONFIG_ETH0, info->config) &&
Simon Glass64b723f2017-08-03 12:22:12 -0600804 !env_get("ethaddr")) {
Simon Glass8551d552017-08-03 12:22:11 -0600805 eth_env_set_enetaddr("ethaddr", info->mac0);
Tim Harvey552c3582014-03-06 07:46:30 -0800806 }
807 if (test_bit(EECONFIG_ETH1, info->config) &&
Simon Glass64b723f2017-08-03 12:22:12 -0600808 !env_get("eth1addr")) {
Simon Glass8551d552017-08-03 12:22:11 -0600809 eth_env_set_enetaddr("eth1addr", info->mac1);
Tim Harvey552c3582014-03-06 07:46:30 -0800810 }
811
812 /* board serial-number */
813 sprintf(str, "%6d", info->serial);
Simon Glass6a38e412017-08-03 12:22:09 -0600814 env_set("serial#", str);
Tim Harvey27770822015-04-08 12:54:51 -0700815
816 /* memory MB */
817 sprintf(str, "%d", (int) (gd->ram_size >> 20));
Simon Glass6a38e412017-08-03 12:22:09 -0600818 env_set("mem_mb", str);
Tim Harvey552c3582014-03-06 07:46:30 -0800819 }
820
Tim Harvey71dbb2c2016-07-15 07:14:25 -0700821 /* Set a non-initialized hwconfig based on board configuration */
Simon Glass64b723f2017-08-03 12:22:12 -0600822 if (!strcmp(env_get("hwconfig"), "_UNKNOWN_")) {
Tim Harveyfd6f2392017-03-13 08:51:06 -0700823 buf[0] = 0;
Tim Harvey71dbb2c2016-07-15 07:14:25 -0700824 if (gpio_cfg[board_type].rs232_en)
825 strcat(buf, "rs232;");
826 for (i = 0; i < gpio_cfg[board_type].dio_num; i++) {
827 char buf1[32];
828 sprintf(buf1, "dio%d:mode=gpio;", i);
829 if (strlen(buf) + strlen(buf1) < sizeof(buf))
830 strcat(buf, buf1);
831 }
Simon Glass6a38e412017-08-03 12:22:09 -0600832 env_set("hwconfig", buf);
Tim Harvey71dbb2c2016-07-15 07:14:25 -0700833 }
Tim Harvey552c3582014-03-06 07:46:30 -0800834
Tim Harvey0cee2242015-05-08 18:28:35 -0700835 /* setup baseboard specific GPIO based on board and env */
836 setup_board_gpio(board_type, info);
Tim Harvey552c3582014-03-06 07:46:30 -0800837
838#ifdef CONFIG_CMD_BMODE
839 add_board_boot_modes(board_boot_modes);
840#endif
841
Tim Harvey40feabb2015-05-08 18:28:36 -0700842 /* disable boot watchdog */
843 gsc_boot_wd_disable();
Tim Harvey552c3582014-03-06 07:46:30 -0800844
845 return 0;
846}
847
Robert P. J. Day3c757002016-05-19 15:23:12 -0400848#ifdef CONFIG_OF_BOARD_SETUP
Tim Harvey552c3582014-03-06 07:46:30 -0800849
Tim Harveycf20e552015-04-08 12:55:01 -0700850static int ft_sethdmiinfmt(void *blob, char *mode)
851{
852 int off;
853
854 if (!mode)
855 return -EINVAL;
856
857 off = fdt_node_offset_by_compatible(blob, -1, "nxp,tda1997x");
858 if (off < 0)
859 return off;
860
861 if (0 == strcasecmp(mode, "yuv422bt656")) {
862 u8 cfg[] = { 0x00, 0x00, 0x00, 0x82, 0x81, 0x00,
863 0x00, 0x00, 0x00 };
864 mode = "422_ccir";
865 fdt_setprop(blob, off, "vidout_fmt", mode, strlen(mode) + 1);
866 fdt_setprop_u32(blob, off, "vidout_trc", 1);
867 fdt_setprop_u32(blob, off, "vidout_blc", 1);
868 fdt_setprop(blob, off, "vidout_portcfg", cfg, sizeof(cfg));
869 printf(" set HDMI input mode to %s\n", mode);
870 } else if (0 == strcasecmp(mode, "yuv422smp")) {
871 u8 cfg[] = { 0x00, 0x00, 0x00, 0x88, 0x87, 0x00,
872 0x82, 0x81, 0x00 };
873 mode = "422_smp";
874 fdt_setprop(blob, off, "vidout_fmt", mode, strlen(mode) + 1);
875 fdt_setprop_u32(blob, off, "vidout_trc", 0);
876 fdt_setprop_u32(blob, off, "vidout_blc", 0);
877 fdt_setprop(blob, off, "vidout_portcfg", cfg, sizeof(cfg));
878 printf(" set HDMI input mode to %s\n", mode);
879 } else {
880 return -EINVAL;
881 }
882
883 return 0;
884}
885
Tim Harveybfb240a2016-06-17 06:10:41 -0700886#if defined(CONFIG_CMD_PCI)
887#define PCI_ID(x) ( \
888 (PCI_BUS(x->devfn)<<16)| \
889 (PCI_DEV(x->devfn)<<11)| \
890 (PCI_FUNC(x->devfn)<<8) \
891 )
Tim Harveybfb240a2016-06-17 06:10:41 -0700892int fdt_add_pci_node(void *blob, int par, struct pci_dev *dev)
893{
894 uint32_t reg[5];
895 char node[32];
896 int np;
897
898 sprintf(node, "pcie@%d,%d,%d", PCI_BUS(dev->devfn),
899 PCI_DEV(dev->devfn), PCI_FUNC(dev->devfn));
900
901 np = fdt_subnode_offset(blob, par, node);
902 if (np >= 0)
903 return np;
904 np = fdt_add_subnode(blob, par, node);
905 if (np < 0) {
906 printf(" %s failed: no space\n", __func__);
907 return np;
908 }
909
910 memset(reg, 0, sizeof(reg));
911 reg[0] = cpu_to_fdt32(PCI_ID(dev));
912 fdt_setprop(blob, np, "reg", reg, sizeof(reg));
913
914 return np;
915}
916
917/* build a path of nested PCI devs for all bridges passed through */
918int fdt_add_pci_path(void *blob, struct pci_dev *dev)
919{
920 struct pci_dev *bridges[MAX_PCI_DEVS];
921 int k, np;
922
923 /* build list of parents */
Tim Harvey984aa0d2019-02-04 13:11:00 -0800924 np = fdt_node_offset_by_compatible(blob, -1, "fsl,imx6q-pcie");
Tim Harveybfb240a2016-06-17 06:10:41 -0700925 if (np < 0)
926 return np;
927
928 k = 0;
929 while (dev) {
930 bridges[k++] = dev;
931 dev = dev->ppar;
932 };
933
934 /* now add them the to DT in reverse order */
935 while (k--) {
936 np = fdt_add_pci_node(blob, np, bridges[k]);
937 if (np < 0)
938 break;
939 }
940
941 return np;
942}
943
944/*
945 * The GW16082 has a hardware errata errata such that it's
946 * INTA/B/C/D are mis-mapped to its four slots (slot12-15). Because
947 * of this normal PCI interrupt swizzling will not work so we will
948 * provide an irq-map via device-tree.
949 */
950int fdt_fixup_gw16082(void *blob, int np, struct pci_dev *dev)
951{
952 int len;
953 int host;
954 uint32_t imap_new[8*4*4];
955 const uint32_t *imap;
956 uint32_t irq[4];
957 uint32_t reg[4];
958 int i;
959
960 /* build irq-map based on host controllers map */
Tim Harvey984aa0d2019-02-04 13:11:00 -0800961 host = fdt_node_offset_by_compatible(blob, -1, "fsl,imx6q-pcie");
Tim Harveybfb240a2016-06-17 06:10:41 -0700962 if (host < 0) {
963 printf(" %s failed: missing host\n", __func__);
964 return host;
965 }
966
967 /* use interrupt data from root complex's node */
968 imap = fdt_getprop(blob, host, "interrupt-map", &len);
969 if (!imap || len != 128) {
970 printf(" %s failed: invalid interrupt-map\n",
971 __func__);
972 return -FDT_ERR_NOTFOUND;
973 }
974
975 /* obtain irq's of host controller in pin order */
976 for (i = 0; i < 4; i++)
977 irq[(fdt32_to_cpu(imap[(i*8)+3])-1)%4] = imap[(i*8)+6];
978
979 /*
980 * determine number of swizzles necessary:
981 * For each bridge we pass through we need to swizzle
982 * the number of the slot we are on.
983 */
984 struct pci_dev *d;
985 int b;
986 b = 0;
987 d = dev->ppar;
988 while(d && d->ppar) {
989 b += PCI_DEV(d->devfn);
990 d = d->ppar;
991 }
992
993 /* create new irq mappings for slots12-15
994 * <skt> <idsel> <slot> <skt-inta> <skt-intb>
995 * J3 AD28 12 INTD INTA
996 * J4 AD29 13 INTC INTD
997 * J5 AD30 14 INTB INTC
998 * J2 AD31 15 INTA INTB
999 */
1000 for (i = 0; i < 4; i++) {
1001 /* addr matches bus:dev:func */
1002 u32 addr = dev->busno << 16 | (12+i) << 11;
1003
1004 /* default cells from root complex */
1005 memcpy(&imap_new[i*32], imap, 128);
1006 /* first cell is PCI device address (BDF) */
1007 imap_new[(i*32)+(0*8)+0] = cpu_to_fdt32(addr);
1008 imap_new[(i*32)+(1*8)+0] = cpu_to_fdt32(addr);
1009 imap_new[(i*32)+(2*8)+0] = cpu_to_fdt32(addr);
1010 imap_new[(i*32)+(3*8)+0] = cpu_to_fdt32(addr);
1011 /* third cell is pin */
1012 imap_new[(i*32)+(0*8)+3] = cpu_to_fdt32(1);
1013 imap_new[(i*32)+(1*8)+3] = cpu_to_fdt32(2);
1014 imap_new[(i*32)+(2*8)+3] = cpu_to_fdt32(3);
1015 imap_new[(i*32)+(3*8)+3] = cpu_to_fdt32(4);
1016 /* sixth cell is relative interrupt */
1017 imap_new[(i*32)+(0*8)+6] = irq[(15-(12+i)+b+0)%4];
1018 imap_new[(i*32)+(1*8)+6] = irq[(15-(12+i)+b+1)%4];
1019 imap_new[(i*32)+(2*8)+6] = irq[(15-(12+i)+b+2)%4];
1020 imap_new[(i*32)+(3*8)+6] = irq[(15-(12+i)+b+3)%4];
1021 }
1022 fdt_setprop(blob, np, "interrupt-map", imap_new,
1023 sizeof(imap_new));
1024 reg[0] = cpu_to_fdt32(0xfff00);
1025 reg[1] = 0;
1026 reg[2] = 0;
1027 reg[3] = cpu_to_fdt32(0x7);
1028 fdt_setprop(blob, np, "interrupt-map-mask", reg, sizeof(reg));
1029 fdt_setprop_cell(blob, np, "#interrupt-cells", 1);
1030 fdt_setprop_string(blob, np, "device_type", "pci");
1031 fdt_setprop_cell(blob, np, "#address-cells", 3);
1032 fdt_setprop_cell(blob, np, "#size-cells", 2);
1033 printf(" Added custom interrupt-map for GW16082\n");
1034
1035 return 0;
1036}
1037
Tim Harvey77b82a12016-06-17 06:10:42 -07001038/* The sky2 GigE MAC obtains it's MAC addr from device-tree by default */
1039int fdt_fixup_sky2(void *blob, int np, struct pci_dev *dev)
1040{
1041 char *tmp, *end;
1042 char mac[16];
1043 unsigned char mac_addr[6];
1044 int j;
1045
1046 sprintf(mac, "eth1addr");
Simon Glass64b723f2017-08-03 12:22:12 -06001047 tmp = env_get(mac);
Tim Harvey77b82a12016-06-17 06:10:42 -07001048 if (tmp) {
1049 for (j = 0; j < 6; j++) {
1050 mac_addr[j] = tmp ?
1051 simple_strtoul(tmp, &end,16) : 0;
1052 if (tmp)
1053 tmp = (*end) ? end+1 : end;
1054 }
1055 fdt_setprop(blob, np, "local-mac-address", mac_addr,
1056 sizeof(mac_addr));
1057 printf(" Added mac addr for eth1\n");
1058 return 0;
1059 }
1060
1061 return -1;
1062}
1063
Tim Harveybfb240a2016-06-17 06:10:41 -07001064/*
1065 * PCI DT nodes must be nested therefore if we need to apply a DT fixup
1066 * we will walk the PCI bus and add bridge nodes up to the device receiving
1067 * the fixup.
1068 */
1069void ft_board_pci_fixup(void *blob, bd_t *bd)
1070{
1071 int i, np;
1072 struct pci_dev *dev;
1073
1074 for (i = 0; i < pci_devno; i++) {
1075 dev = &pci_devs[i];
1076
1077 /*
1078 * The GW16082 consists of a TI XIO2001 PCIe-to-PCI bridge and
1079 * an EEPROM at i2c1-0x50.
1080 */
1081 if ((dev->vendor == PCI_VENDOR_ID_TI) &&
1082 (dev->device == 0x8240) &&
1083 (i2c_set_bus_num(1) == 0) &&
1084 (i2c_probe(0x50) == 0))
1085 {
1086 np = fdt_add_pci_path(blob, dev);
1087 if (np > 0)
1088 fdt_fixup_gw16082(blob, np, dev);
1089 }
Tim Harvey77b82a12016-06-17 06:10:42 -07001090
1091 /* ethernet1 mac address */
1092 else if ((dev->vendor == PCI_VENDOR_ID_MARVELL) &&
1093 (dev->device == 0x4380))
1094 {
1095 np = fdt_add_pci_path(blob, dev);
1096 if (np > 0)
1097 fdt_fixup_sky2(blob, np, dev);
1098 }
Tim Harveybfb240a2016-06-17 06:10:41 -07001099 }
1100}
1101#endif /* if defined(CONFIG_CMD_PCI) */
Tim Harvey147b5762016-05-24 11:03:59 -07001102
Tim Harvey984aa0d2019-02-04 13:11:00 -08001103void ft_board_wdog_fixup(void *blob, phys_addr_t addr)
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001104{
Tim Harvey984aa0d2019-02-04 13:11:00 -08001105 int off = fdt_node_offset_by_compat_reg(blob, "fsl,imx6q-wdt", addr);
1106
1107 if (off) {
1108 fdt_delprop(blob, off, "ext-reset-output");
1109 fdt_delprop(blob, off, "fsl,ext-reset-output");
1110 }
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001111}
1112
Tim Harvey552c3582014-03-06 07:46:30 -08001113/*
1114 * called prior to booting kernel or by 'fdt boardsetup' command
1115 *
1116 * unless 'fdt_noauto' env var is set we will update the following in the DTB:
1117 * - mtd partitions based on mtdparts/mtdids env
1118 * - system-serial (board serial num from EEPROM)
1119 * - board (full model from EEPROM)
1120 * - peripherals removed from DTB if not loaded on board (per EEPROM config)
1121 */
Tim Harvey984aa0d2019-02-04 13:11:00 -08001122#define WDOG1_ADDR 0x20bc000
1123#define WDOG2_ADDR 0x20c0000
1124#define GPIO3_ADDR 0x20a4000
1125#define USDHC3_ADDR 0x2198000
1126#define PWM0_ADDR 0x2080000
Simon Glass2aec3cc2014-10-23 18:58:47 -06001127int ft_board_setup(void *blob, bd_t *bd)
Tim Harvey552c3582014-03-06 07:46:30 -08001128{
Tim Harvey552c3582014-03-06 07:46:30 -08001129 struct ventana_board_info *info = &ventana_info;
Tim Harvey0da2c522014-08-07 22:35:45 -07001130 struct ventana_eeprom_config *cfg;
Masahiro Yamada20ead6f2018-07-19 16:28:23 +09001131 static const struct node_info nodes[] = {
Tim Harvey552c3582014-03-06 07:46:30 -08001132 { "sst,w25q256", MTD_DEV_TYPE_NOR, }, /* SPI flash */
1133 { "fsl,imx6q-gpmi-nand", MTD_DEV_TYPE_NAND, }, /* NAND flash */
1134 };
Simon Glass64b723f2017-08-03 12:22:12 -06001135 const char *model = env_get("model");
1136 const char *display = env_get("display");
Tim Harvey16e0eae2015-04-08 12:54:44 -07001137 int i;
1138 char rev = 0;
1139
1140 /* determine board revision */
1141 for (i = sizeof(ventana_info.model) - 1; i > 0; i--) {
1142 if (ventana_info.model[i] >= 'A') {
1143 rev = ventana_info.model[i];
1144 break;
1145 }
1146 }
Tim Harvey552c3582014-03-06 07:46:30 -08001147
Simon Glass64b723f2017-08-03 12:22:12 -06001148 if (env_get("fdt_noauto")) {
Tim Harvey552c3582014-03-06 07:46:30 -08001149 puts(" Skiping ft_board_setup (fdt_noauto defined)\n");
Simon Glass2aec3cc2014-10-23 18:58:47 -06001150 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -08001151 }
1152
Tim Harveyc9e43e02015-05-26 11:04:58 -07001153 if (test_bit(EECONFIG_NAND, info->config)) {
1154 /* Update partition nodes using info from mtdparts env var */
1155 puts(" Updating MTD partitions...\n");
1156 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
1157 }
Tim Harvey552c3582014-03-06 07:46:30 -08001158
Tim Harveye4af5d32015-04-08 12:54:58 -07001159 /* Update display timings from display env var */
1160 if (display) {
1161 if (fdt_fixup_display(blob, fdt_get_alias(blob, "lvds0"),
1162 display) >= 0)
1163 printf(" Set display timings for %s...\n", display);
1164 }
1165
Tim Harvey552c3582014-03-06 07:46:30 -08001166 printf(" Adjusting FDT per EEPROM for %s...\n", model);
1167
1168 /* board serial number */
Simon Glass64b723f2017-08-03 12:22:12 -06001169 fdt_setprop(blob, 0, "system-serial", env_get("serial#"),
1170 strlen(env_get("serial#")) + 1);
Tim Harvey552c3582014-03-06 07:46:30 -08001171
1172 /* board (model contains model from device-tree) */
1173 fdt_setprop(blob, 0, "board", info->model,
1174 strlen((const char *)info->model) + 1);
1175
Tim Harveycf20e552015-04-08 12:55:01 -07001176 /* set desired digital video capture format */
Simon Glass64b723f2017-08-03 12:22:12 -06001177 ft_sethdmiinfmt(blob, env_get("hdmiinfmt"));
Tim Harveycf20e552015-04-08 12:55:01 -07001178
Tim Harvey552c3582014-03-06 07:46:30 -08001179 /*
Tim Harveya1d32222016-07-15 07:16:28 -07001180 * Board model specific fixups
Tim Harvey865dc9c2015-04-08 12:54:56 -07001181 */
Tim Harveya1d32222016-07-15 07:16:28 -07001182 switch (board_type) {
1183 case GW51xx:
1184 /*
1185 * disable wdog node for GW51xx-A/B to work around
1186 * errata causing wdog timer to be unreliable.
1187 */
1188 if (rev >= 'A' && rev < 'C') {
Tim Harvey984aa0d2019-02-04 13:11:00 -08001189 i = fdt_node_offset_by_compat_reg(blob, "fsl,imx6q-wdt",
1190 WDOG1_ADDR);
Tim Harveya1d32222016-07-15 07:16:28 -07001191 if (i)
1192 fdt_status_disabled(blob, i);
1193 }
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001194
1195 /* GW51xx-E adds WDOG1_B external reset */
1196 if (rev < 'E')
Tim Harvey984aa0d2019-02-04 13:11:00 -08001197 ft_board_wdog_fixup(blob, WDOG1_ADDR);
Tim Harveya1d32222016-07-15 07:16:28 -07001198 break;
Pushpal Sidhud1100562015-04-08 12:55:00 -07001199
Tim Harveya1d32222016-07-15 07:16:28 -07001200 case GW52xx:
1201 /* GW522x Uses GPIO3_IO23 instead of GPIO1_IO29 */
1202 if (info->model[4] == '2') {
1203 u32 handle = 0;
1204 u32 *range = NULL;
Pushpal Sidhud1100562015-04-08 12:55:00 -07001205
Tim Harveya1d32222016-07-15 07:16:28 -07001206 i = fdt_node_offset_by_compatible(blob, -1,
1207 "fsl,imx6q-pcie");
Pushpal Sidhud1100562015-04-08 12:55:00 -07001208 if (i)
Tim Harveya1d32222016-07-15 07:16:28 -07001209 range = (u32 *)fdt_getprop(blob, i,
1210 "reset-gpio", NULL);
1211
1212 if (range) {
Tim Harvey984aa0d2019-02-04 13:11:00 -08001213 i = fdt_node_offset_by_compat_reg(blob,
1214 "fsl,imx6q-gpio", GPIO3_ADDR);
Tim Harveya1d32222016-07-15 07:16:28 -07001215 if (i)
1216 handle = fdt_get_phandle(blob, i);
1217 if (handle) {
1218 range[0] = cpu_to_fdt32(handle);
1219 range[1] = cpu_to_fdt32(23);
1220 }
Pushpal Sidhud1100562015-04-08 12:55:00 -07001221 }
Tim Harveya1d32222016-07-15 07:16:28 -07001222
1223 /* these have broken usd_vsel */
1224 if (strstr((const char *)info->model, "SP318-B") ||
1225 strstr((const char *)info->model, "SP331-B"))
1226 gpio_cfg[board_type].usd_vsel = 0;
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001227
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001228 /* GW522x-B adds WDOG1_B external reset */
Tim Harvey984aa0d2019-02-04 13:11:00 -08001229 if (rev < 'B')
1230 ft_board_wdog_fixup(blob, WDOG1_ADDR);
Pushpal Sidhud1100562015-04-08 12:55:00 -07001231 }
Tim Harveydc5996a2017-05-15 10:05:06 -07001232
1233 /* GW520x-E adds WDOG1_B external reset */
1234 else if (info->model[4] == '0' && rev < 'E')
Tim Harvey984aa0d2019-02-04 13:11:00 -08001235 ft_board_wdog_fixup(blob, WDOG1_ADDR);
Tim Harveya1d32222016-07-15 07:16:28 -07001236 break;
Tim Harvey147b5762016-05-24 11:03:59 -07001237
Tim Harveya1d32222016-07-15 07:16:28 -07001238 case GW53xx:
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001239 /* GW53xx-E adds WDOG1_B external reset */
1240 if (rev < 'E')
Tim Harvey984aa0d2019-02-04 13:11:00 -08001241 ft_board_wdog_fixup(blob, WDOG1_ADDR);
Tim Harveya1d32222016-07-15 07:16:28 -07001242 break;
Pushpal Sidhud1100562015-04-08 12:55:00 -07001243
Tim Harveya1d32222016-07-15 07:16:28 -07001244 case GW54xx:
1245 /*
1246 * disable serial2 node for GW54xx for compatibility with older
1247 * 3.10.x kernel that improperly had this node enabled in the DT
1248 */
Tim Harvey984aa0d2019-02-04 13:11:00 -08001249 fdt_set_status_by_alias(blob, "serial2", FDT_STATUS_DISABLED,
1250 0);
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001251
1252 /* GW54xx-E adds WDOG2_B external reset */
1253 if (rev < 'E')
Tim Harvey984aa0d2019-02-04 13:11:00 -08001254 ft_board_wdog_fixup(blob, WDOG2_ADDR);
Tim Harveya1d32222016-07-15 07:16:28 -07001255 break;
1256
1257 case GW551x:
1258 /*
1259 * isolate CSI0_DATA_EN for GW551x-A to work around errata
1260 * causing non functional digital video in (it is not hooked up)
1261 */
1262 if (rev == 'A') {
1263 u32 *range = NULL;
1264 int len;
1265 const u32 *handle = NULL;
1266
1267 i = fdt_node_offset_by_compatible(blob, -1,
1268 "fsl,imx-tda1997x-video");
1269 if (i)
1270 handle = fdt_getprop(blob, i, "pinctrl-0",
1271 NULL);
1272 if (handle)
1273 i = fdt_node_offset_by_phandle(blob,
1274 fdt32_to_cpu(*handle));
1275 if (i)
1276 range = (u32 *)fdt_getprop(blob, i, "fsl,pins",
1277 &len);
1278 if (range) {
1279 len /= sizeof(u32);
1280 for (i = 0; i < len; i += 6) {
1281 u32 mux_reg = fdt32_to_cpu(range[i+0]);
1282 u32 conf_reg = fdt32_to_cpu(range[i+1]);
1283 /* mux PAD_CSI0_DATA_EN to GPIO */
1284 if (is_cpu_type(MXC_CPU_MX6Q) &&
1285 mux_reg == 0x260 &&
1286 conf_reg == 0x630)
1287 range[i+3] = cpu_to_fdt32(0x5);
1288 else if (!is_cpu_type(MXC_CPU_MX6Q) &&
1289 mux_reg == 0x08c &&
1290 conf_reg == 0x3a0)
1291 range[i+3] = cpu_to_fdt32(0x5);
1292 }
1293 fdt_setprop_inplace(blob, i, "fsl,pins", range,
1294 len);
Tim Harvey6944ccf2015-04-08 12:54:53 -07001295 }
Tim Harveydc8b5e62015-04-08 12:55:02 -07001296
Tim Harveya1d32222016-07-15 07:16:28 -07001297 /* set BT656 video format */
1298 ft_sethdmiinfmt(blob, "yuv422bt656");
1299 }
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001300
1301 /* GW551x-C adds WDOG1_B external reset */
1302 if (rev < 'C')
Tim Harvey984aa0d2019-02-04 13:11:00 -08001303 ft_board_wdog_fixup(blob, WDOG1_ADDR);
Tim Harveya1d32222016-07-15 07:16:28 -07001304 break;
Tim Harvey5852a332019-02-04 13:10:58 -08001305 case GW5901:
1306 case GW5902:
1307 /* GW5901/GW5901 revB adds WDOG1_B as an external reset */
1308 if (rev < 'B')
Tim Harvey984aa0d2019-02-04 13:11:00 -08001309 ft_board_wdog_fixup(blob, WDOG1_ADDR);
Tim Harvey5852a332019-02-04 13:10:58 -08001310 break;
Tim Harvey6944ccf2015-04-08 12:54:53 -07001311 }
1312
Tim Harvey8d2d8df2016-05-24 11:03:55 -07001313 /* Configure DIO */
Tim Harvey41595b52016-07-15 07:14:23 -07001314 for (i = 0; i < gpio_cfg[board_type].dio_num; i++) {
Tim Harvey8d2d8df2016-05-24 11:03:55 -07001315 struct dio_cfg *cfg = &gpio_cfg[board_type].dio_cfg[i];
1316 char arg[10];
1317
1318 sprintf(arg, "dio%d", i);
1319 if (!hwconfig(arg))
1320 continue;
1321 if (hwconfig_subarg_cmp(arg, "mode", "pwm") && cfg->pwm_param)
1322 {
Tim Harvey984aa0d2019-02-04 13:11:00 -08001323 phys_addr_t addr;
1324 int off;
1325
Tim Harvey8d2d8df2016-05-24 11:03:55 -07001326 printf(" Enabling pwm%d for DIO%d\n",
1327 cfg->pwm_param, i);
Tim Harvey984aa0d2019-02-04 13:11:00 -08001328 addr = PWM0_ADDR + (0x4000 * (cfg->pwm_param - 1));
1329 off = fdt_node_offset_by_compat_reg(blob,
1330 "fsl,imx6q-pwm",
1331 addr);
1332 if (off)
1333 fdt_status_okay(blob, off);
Tim Harvey8d2d8df2016-05-24 11:03:55 -07001334 }
1335 }
1336
Tim Harvey147b5762016-05-24 11:03:59 -07001337 /* remove no-1-8-v if UHS-I support is present */
1338 if (gpio_cfg[board_type].usd_vsel) {
1339 debug("Enabling UHS-I support\n");
Tim Harvey984aa0d2019-02-04 13:11:00 -08001340 i = fdt_node_offset_by_compat_reg(blob, "fsl,imx6q-usdhc",
1341 USDHC3_ADDR);
1342 if (i)
1343 fdt_delprop(blob, i, "no-1-8-v");
Tim Harvey147b5762016-05-24 11:03:59 -07001344 }
1345
Tim Harveybfb240a2016-06-17 06:10:41 -07001346#if defined(CONFIG_CMD_PCI)
Simon Glass64b723f2017-08-03 12:22:12 -06001347 if (!env_get("nopcifixup"))
Tim Harveybfb240a2016-06-17 06:10:41 -07001348 ft_board_pci_fixup(blob, bd);
1349#endif
1350
Tim Harvey6944ccf2015-04-08 12:54:53 -07001351 /*
Tim Harvey552c3582014-03-06 07:46:30 -08001352 * Peripheral Config:
1353 * remove nodes by alias path if EEPROM config tells us the
1354 * peripheral is not loaded on the board.
1355 */
Simon Glass64b723f2017-08-03 12:22:12 -06001356 if (env_get("fdt_noconfig")) {
Tim Harvey0da2c522014-08-07 22:35:45 -07001357 puts(" Skiping periperhal config (fdt_noconfig defined)\n");
Simon Glass2aec3cc2014-10-23 18:58:47 -06001358 return 0;
Tim Harvey0da2c522014-08-07 22:35:45 -07001359 }
1360 cfg = econfig;
1361 while (cfg->name) {
1362 if (!test_bit(cfg->bit, info->config)) {
1363 fdt_del_node_and_alias(blob, cfg->dtalias ?
1364 cfg->dtalias : cfg->name);
1365 }
1366 cfg++;
Tim Harvey552c3582014-03-06 07:46:30 -08001367 }
Simon Glass2aec3cc2014-10-23 18:58:47 -06001368
1369 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -08001370}
Robert P. J. Day3c757002016-05-19 15:23:12 -04001371#endif /* CONFIG_OF_BOARD_SETUP */
Tim Harvey552c3582014-03-06 07:46:30 -08001372
Tim Harvey67ed7922015-05-08 18:28:29 -07001373static struct mxc_serial_platdata ventana_mxc_serial_plat = {
1374 .reg = (struct mxc_uart *)UART2_BASE,
1375};
1376
1377U_BOOT_DEVICE(ventana_serial) = {
1378 .name = "serial_mxc",
1379 .platdata = &ventana_mxc_serial_plat,
1380};