blob: deedfe76e43cb6844a4df2a8b5d23ec39c266a66 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002
3#include <common.h>
Marek Vasut992af7d2020-07-08 06:31:54 +02004#include <asm/io.h>
Marek Vasut1d6c7382020-07-08 07:26:14 +02005#include <dm.h>
wdenkc6097192002-11-03 00:24:07 +00006#include <malloc.h>
7#include <net.h>
Ben Warren840f8a52008-08-31 10:45:44 -07008#include <netdev.h>
wdenkc6097192002-11-03 00:24:07 +00009#include <pci.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060010#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060011#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000012
Marek Vasut091eea82020-04-19 04:05:44 +020013#define SROM_DLEVEL 0
wdenkc6097192002-11-03 00:24:07 +000014
Marek Vasut81d10f72020-04-19 03:09:26 +020015/* PCI Registers. */
16#define PCI_CFDA_PSM 0x43
wdenkc6097192002-11-03 00:24:07 +000017
18#define CFRV_RN 0x000000f0 /* Revision Number */
19
20#define WAKEUP 0x00 /* Power Saving Wakeup */
21#define SLEEP 0x80 /* Power Saving Sleep Mode */
22
Marek Vasut81d10f72020-04-19 03:09:26 +020023#define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */
wdenkc6097192002-11-03 00:24:07 +000024
Marek Vasut81d10f72020-04-19 03:09:26 +020025/* Ethernet chip registers. */
wdenkc6097192002-11-03 00:24:07 +000026#define DE4X5_BMR 0x000 /* Bus Mode Register */
27#define DE4X5_TPD 0x008 /* Transmit Poll Demand Reg */
28#define DE4X5_RRBA 0x018 /* RX Ring Base Address Reg */
29#define DE4X5_TRBA 0x020 /* TX Ring Base Address Reg */
30#define DE4X5_STS 0x028 /* Status Register */
31#define DE4X5_OMR 0x030 /* Operation Mode Register */
32#define DE4X5_SICR 0x068 /* SIA Connectivity Register */
33#define DE4X5_APROM 0x048 /* Ethernet Address PROM */
34
Marek Vasut81d10f72020-04-19 03:09:26 +020035/* Register bits. */
wdenkc6097192002-11-03 00:24:07 +000036#define BMR_SWR 0x00000001 /* Software Reset */
37#define STS_TS 0x00700000 /* Transmit Process State */
38#define STS_RS 0x000e0000 /* Receive Process State */
39#define OMR_ST 0x00002000 /* Start/Stop Transmission Command */
40#define OMR_SR 0x00000002 /* Start/Stop Receive */
41#define OMR_PS 0x00040000 /* Port Select */
42#define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */
43#define OMR_PM 0x00000080 /* Pass All Multicast */
44
Marek Vasut81d10f72020-04-19 03:09:26 +020045/* Descriptor bits. */
wdenkc6097192002-11-03 00:24:07 +000046#define R_OWN 0x80000000 /* Own Bit */
47#define RD_RER 0x02000000 /* Receive End Of Ring */
48#define RD_LS 0x00000100 /* Last Descriptor */
49#define RD_ES 0x00008000 /* Error Summary */
50#define TD_TER 0x02000000 /* Transmit End Of Ring */
51#define T_OWN 0x80000000 /* Own Bit */
52#define TD_LS 0x40000000 /* Last Segment */
53#define TD_FS 0x20000000 /* First Segment */
54#define TD_ES 0x00008000 /* Error Summary */
55#define TD_SET 0x08000000 /* Setup Packet */
56
57/* The EEPROM commands include the alway-set leading bit. */
58#define SROM_WRITE_CMD 5
59#define SROM_READ_CMD 6
60#define SROM_ERASE_CMD 7
61
Marek Vasut81d10f72020-04-19 03:09:26 +020062#define SROM_HWADD 0x0014 /* Hardware Address offset in SROM */
wdenkc6097192002-11-03 00:24:07 +000063#define SROM_RD 0x00004000 /* Read from Boot ROM */
Marek Vasut81d10f72020-04-19 03:09:26 +020064#define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */
65#define EE_WRITE_0 0x4801
66#define EE_WRITE_1 0x4805
67#define EE_DATA_READ 0x08 /* EEPROM chip data out. */
wdenkc6097192002-11-03 00:24:07 +000068#define SROM_SR 0x00000800 /* Select Serial ROM when set */
69
70#define DT_IN 0x00000004 /* Serial Data In */
71#define DT_CLK 0x00000002 /* Serial ROM Clock */
72#define DT_CS 0x00000001 /* Serial ROM Chip Select */
73
74#define POLL_DEMAND 1
75
Marek Vasut1d6c7382020-07-08 07:26:14 +020076#if defined(CONFIG_DM_ETH)
77#define phys_to_bus(dev, a) dm_pci_phys_to_mem((dev), (a))
78#elif defined(CONFIG_E500)
Marek Vasutb8e0b472020-07-08 06:50:41 +020079#define phys_to_bus(dev, a) (a)
Marek Vasut75244fb2020-04-19 03:36:46 +020080#else
Marek Vasutb8e0b472020-07-08 06:50:41 +020081#define phys_to_bus(dev, a) pci_phys_to_mem((dev), (a))
Marek Vasut75244fb2020-04-19 03:36:46 +020082#endif
83
Marek Vasut5e2ad052020-04-19 04:00:49 +020084#define NUM_RX_DESC PKTBUFSRX
85#define NUM_TX_DESC 1 /* Number of TX descriptors */
86#define RX_BUFF_SZ PKTSIZE_ALIGN
87
88#define TOUT_LOOP 1000000
89
90#define SETUP_FRAME_LEN 192
91
92struct de4x5_desc {
93 volatile s32 status;
94 u32 des1;
95 u32 buf;
96 u32 next;
97};
98
Marek Vasuta3f89082020-07-08 06:42:07 +020099struct dc2114x_priv {
Marek Vasutf19db7f2020-07-08 07:01:32 +0200100 struct de4x5_desc rx_ring[NUM_RX_DESC] __aligned(32);
101 struct de4x5_desc tx_ring[NUM_TX_DESC] __aligned(32);
102 int rx_new; /* RX descriptor ring pointer */
103 int tx_new; /* TX descriptor ring pointer */
104 char rx_ring_size;
105 char tx_ring_size;
Marek Vasut1d6c7382020-07-08 07:26:14 +0200106#ifdef CONFIG_DM_ETH
107 struct udevice *devno;
108#else
Marek Vasuta3f89082020-07-08 06:42:07 +0200109 struct eth_device dev;
Marek Vasutb8e0b472020-07-08 06:50:41 +0200110 pci_dev_t devno;
Marek Vasut1d6c7382020-07-08 07:26:14 +0200111#endif
Marek Vasuta3f89082020-07-08 06:42:07 +0200112 char *name;
113 void __iomem *iobase;
114 u8 *enetaddr;
115};
116
Marek Vasut5e2ad052020-04-19 04:00:49 +0200117/* RX and TX descriptor ring */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200118static u32 dc2114x_inl(struct dc2114x_priv *priv, u32 addr)
Marek Vasut75244fb2020-04-19 03:36:46 +0200119{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200120 return le32_to_cpu(readl(priv->iobase + addr));
Marek Vasut75244fb2020-04-19 03:36:46 +0200121}
122
Marek Vasut25ada1f2020-07-08 06:46:09 +0200123static void dc2114x_outl(struct dc2114x_priv *priv, u32 command, u32 addr)
Marek Vasut75244fb2020-04-19 03:36:46 +0200124{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200125 writel(cpu_to_le32(command), priv->iobase + addr);
Marek Vasut75244fb2020-04-19 03:36:46 +0200126}
127
Marek Vasut25ada1f2020-07-08 06:46:09 +0200128static void reset_de4x5(struct dc2114x_priv *priv)
Marek Vasut75244fb2020-04-19 03:36:46 +0200129{
Marek Vasutf02b7012020-04-19 03:40:03 +0200130 u32 i;
Marek Vasut75244fb2020-04-19 03:36:46 +0200131
Marek Vasut25ada1f2020-07-08 06:46:09 +0200132 i = dc2114x_inl(priv, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200133 mdelay(1);
Marek Vasut25ada1f2020-07-08 06:46:09 +0200134 dc2114x_outl(priv, i | BMR_SWR, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200135 mdelay(1);
Marek Vasut25ada1f2020-07-08 06:46:09 +0200136 dc2114x_outl(priv, i, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200137 mdelay(1);
138
139 for (i = 0; i < 5; i++) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200140 dc2114x_inl(priv, DE4X5_BMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200141 mdelay(10);
142 }
143
144 mdelay(1);
wdenkc6097192002-11-03 00:24:07 +0000145}
146
Marek Vasut25ada1f2020-07-08 06:46:09 +0200147static void start_de4x5(struct dc2114x_priv *priv)
Marek Vasut75244fb2020-04-19 03:36:46 +0200148{
Marek Vasutf02b7012020-04-19 03:40:03 +0200149 u32 omr;
Marek Vasut75244fb2020-04-19 03:36:46 +0200150
Marek Vasut25ada1f2020-07-08 06:46:09 +0200151 omr = dc2114x_inl(priv, DE4X5_OMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200152 omr |= OMR_ST | OMR_SR;
Marek Vasut25ada1f2020-07-08 06:46:09 +0200153 dc2114x_outl(priv, omr, DE4X5_OMR); /* Enable the TX and/or RX */
wdenkc6097192002-11-03 00:24:07 +0000154}
155
Marek Vasut25ada1f2020-07-08 06:46:09 +0200156static void stop_de4x5(struct dc2114x_priv *priv)
Marek Vasut75244fb2020-04-19 03:36:46 +0200157{
Marek Vasutf02b7012020-04-19 03:40:03 +0200158 u32 omr;
Marek Vasut75244fb2020-04-19 03:36:46 +0200159
Marek Vasut25ada1f2020-07-08 06:46:09 +0200160 omr = dc2114x_inl(priv, DE4X5_OMR);
Marek Vasut75244fb2020-04-19 03:36:46 +0200161 omr &= ~(OMR_ST | OMR_SR);
Marek Vasut25ada1f2020-07-08 06:46:09 +0200162 dc2114x_outl(priv, omr, DE4X5_OMR); /* Disable the TX and/or RX */
wdenkc6097192002-11-03 00:24:07 +0000163}
164
Marek Vasut5e2ad052020-04-19 04:00:49 +0200165/* SROM Read and write routines. */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200166static void sendto_srom(struct dc2114x_priv *priv, u_int command, u_long addr)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200167{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200168 dc2114x_outl(priv, command, addr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200169 udelay(1);
170}
wdenkc6097192002-11-03 00:24:07 +0000171
Marek Vasut25ada1f2020-07-08 06:46:09 +0200172static int getfrom_srom(struct dc2114x_priv *priv, u_long addr)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200173{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200174 u32 tmp = dc2114x_inl(priv, addr);
wdenkc6097192002-11-03 00:24:07 +0000175
Marek Vasut5e2ad052020-04-19 04:00:49 +0200176 udelay(1);
177 return tmp;
178}
wdenkc6097192002-11-03 00:24:07 +0000179
Marek Vasut5e2ad052020-04-19 04:00:49 +0200180/* Note: this routine returns extra data bits for size detection. */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200181static int do_read_eeprom(struct dc2114x_priv *priv, u_long ioaddr, int location,
Marek Vasut5e2ad052020-04-19 04:00:49 +0200182 int addr_len)
183{
184 int read_cmd = location | (SROM_READ_CMD << addr_len);
185 unsigned int retval = 0;
186 int i;
wdenkc6097192002-11-03 00:24:07 +0000187
Marek Vasut25ada1f2020-07-08 06:46:09 +0200188 sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
189 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000190
Marek Vasut091eea82020-04-19 04:05:44 +0200191 debug_cond(SROM_DLEVEL >= 1, " EEPROM read at %d ", location);
wdenkc6097192002-11-03 00:24:07 +0000192
Marek Vasut5e2ad052020-04-19 04:00:49 +0200193 /* Shift the read command bits out. */
194 for (i = 4 + addr_len; i >= 0; i--) {
195 short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
wdenkc6097192002-11-03 00:24:07 +0000196
Marek Vasut25ada1f2020-07-08 06:46:09 +0200197 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | dataval,
Marek Vasut5e2ad052020-04-19 04:00:49 +0200198 ioaddr);
199 udelay(10);
Marek Vasut25ada1f2020-07-08 06:46:09 +0200200 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | dataval | DT_CLK,
Marek Vasut5e2ad052020-04-19 04:00:49 +0200201 ioaddr);
202 udelay(10);
Marek Vasut091eea82020-04-19 04:05:44 +0200203 debug_cond(SROM_DLEVEL >= 2, "%X",
Marek Vasut25ada1f2020-07-08 06:46:09 +0200204 getfrom_srom(priv, ioaddr) & 15);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200205 retval = (retval << 1) |
Marek Vasut25ada1f2020-07-08 06:46:09 +0200206 !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200207 }
wdenkc6097192002-11-03 00:24:07 +0000208
Marek Vasut25ada1f2020-07-08 06:46:09 +0200209 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000210
Marek Vasut25ada1f2020-07-08 06:46:09 +0200211 debug_cond(SROM_DLEVEL >= 2, " :%X:", getfrom_srom(priv, ioaddr) & 15);
wdenkc6097192002-11-03 00:24:07 +0000212
Marek Vasut5e2ad052020-04-19 04:00:49 +0200213 for (i = 16; i > 0; i--) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200214 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200215 udelay(10);
Marek Vasut091eea82020-04-19 04:05:44 +0200216 debug_cond(SROM_DLEVEL >= 2, "%X",
Marek Vasut25ada1f2020-07-08 06:46:09 +0200217 getfrom_srom(priv, ioaddr) & 15);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200218 retval = (retval << 1) |
Marek Vasut25ada1f2020-07-08 06:46:09 +0200219 !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
220 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200221 udelay(10);
222 }
wdenkc6097192002-11-03 00:24:07 +0000223
Marek Vasut5e2ad052020-04-19 04:00:49 +0200224 /* Terminate the EEPROM access. */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200225 sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000226
Marek Vasut091eea82020-04-19 04:05:44 +0200227 debug_cond(SROM_DLEVEL >= 2, " EEPROM value at %d is %5.5x.\n",
228 location, retval);
wdenkc6097192002-11-03 00:24:07 +0000229
Marek Vasut5e2ad052020-04-19 04:00:49 +0200230 return retval;
231}
wdenkc6097192002-11-03 00:24:07 +0000232
Marek Vasut5e2ad052020-04-19 04:00:49 +0200233/*
234 * This executes a generic EEPROM command, typically a write or write
235 * enable. It returns the data output from the EEPROM, and thus may
236 * also be used for reads.
237 */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200238static int do_eeprom_cmd(struct dc2114x_priv *priv, u_long ioaddr, int cmd,
Marek Vasut5e2ad052020-04-19 04:00:49 +0200239 int cmd_len)
240{
241 unsigned int retval = 0;
wdenkc6097192002-11-03 00:24:07 +0000242
Marek Vasut091eea82020-04-19 04:05:44 +0200243 debug_cond(SROM_DLEVEL >= 1, " EEPROM op 0x%x: ", cmd);
wdenkc6097192002-11-03 00:24:07 +0000244
Marek Vasut25ada1f2020-07-08 06:46:09 +0200245 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000246
Marek Vasut5e2ad052020-04-19 04:00:49 +0200247 /* Shift the command bits out. */
248 do {
249 short dataval = (cmd & BIT(cmd_len)) ? EE_WRITE_1 : EE_WRITE_0;
wdenkc6097192002-11-03 00:24:07 +0000250
Marek Vasut25ada1f2020-07-08 06:46:09 +0200251 sendto_srom(priv, dataval, ioaddr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200252 udelay(10);
Marek Vasut268cc5b2020-04-19 03:09:47 +0200253
Marek Vasut091eea82020-04-19 04:05:44 +0200254 debug_cond(SROM_DLEVEL >= 2, "%X",
Marek Vasut25ada1f2020-07-08 06:46:09 +0200255 getfrom_srom(priv, ioaddr) & 15);
Nobuhiro Iwamatsud45fa742010-10-19 14:03:40 +0900256
Marek Vasut25ada1f2020-07-08 06:46:09 +0200257 sendto_srom(priv, dataval | DT_CLK, ioaddr);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200258 udelay(10);
259 retval = (retval << 1) |
Marek Vasut25ada1f2020-07-08 06:46:09 +0200260 !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200261 } while (--cmd_len >= 0);
wdenk0260cd62004-01-02 15:01:32 +0000262
Marek Vasut25ada1f2020-07-08 06:46:09 +0200263 sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000264
Marek Vasut5e2ad052020-04-19 04:00:49 +0200265 /* Terminate the EEPROM access. */
Marek Vasut25ada1f2020-07-08 06:46:09 +0200266 sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
wdenkc6097192002-11-03 00:24:07 +0000267
Marek Vasut091eea82020-04-19 04:05:44 +0200268 debug_cond(SROM_DLEVEL >= 1, " EEPROM result is 0x%5.5x.\n", retval);
wdenkc6097192002-11-03 00:24:07 +0000269
Marek Vasut5e2ad052020-04-19 04:00:49 +0200270 return retval;
271}
Marek Vasut331e4ec2020-04-18 01:56:51 +0200272
Marek Vasut25ada1f2020-07-08 06:46:09 +0200273static int read_srom(struct dc2114x_priv *priv, u_long ioaddr, int index)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200274{
275 int ee_addr_size;
wdenkc6097192002-11-03 00:24:07 +0000276
Marek Vasut25ada1f2020-07-08 06:46:09 +0200277 ee_addr_size = (do_read_eeprom(priv, ioaddr, 0xff, 8) & BIT(18)) ? 8 : 6;
wdenkc6097192002-11-03 00:24:07 +0000278
Marek Vasut25ada1f2020-07-08 06:46:09 +0200279 return do_eeprom_cmd(priv, ioaddr, 0xffff |
Marek Vasut5e2ad052020-04-19 04:00:49 +0200280 (((SROM_READ_CMD << ee_addr_size) | index) << 16),
281 3 + ee_addr_size + 16);
wdenkc6097192002-11-03 00:24:07 +0000282}
283
Marek Vasut29b9efc2020-07-08 07:20:14 +0200284static void send_setup_frame(struct dc2114x_priv *priv)
Marek Vasut5e2ad052020-04-19 04:00:49 +0200285{
286 char setup_frame[SETUP_FRAME_LEN];
287 char *pa = &setup_frame[0];
288 int i;
289
290 memset(pa, 0xff, SETUP_FRAME_LEN);
291
292 for (i = 0; i < ETH_ALEN; i++) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200293 *(pa + (i & 1)) = priv->enetaddr[i];
Marek Vasut5e2ad052020-04-19 04:00:49 +0200294 if (i & 0x01)
295 pa += 4;
wdenkc6097192002-11-03 00:24:07 +0000296 }
297
Marek Vasutf19db7f2020-07-08 07:01:32 +0200298 for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
Marek Vasut5e2ad052020-04-19 04:00:49 +0200299 if (i < TOUT_LOOP)
300 continue;
wdenkc6097192002-11-03 00:24:07 +0000301
Marek Vasut25ada1f2020-07-08 06:46:09 +0200302 printf("%s: tx error buffer not ready\n", priv->name);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200303 return;
304 }
wdenkc6097192002-11-03 00:24:07 +0000305
Marek Vasutf19db7f2020-07-08 07:01:32 +0200306 priv->tx_ring[priv->tx_new].buf = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutb8e0b472020-07-08 06:50:41 +0200307 (u32)&setup_frame[0]));
Marek Vasutf19db7f2020-07-08 07:01:32 +0200308 priv->tx_ring[priv->tx_new].des1 = cpu_to_le32(TD_TER | TD_SET | SETUP_FRAME_LEN);
309 priv->tx_ring[priv->tx_new].status = cpu_to_le32(T_OWN);
wdenkc6097192002-11-03 00:24:07 +0000310
Marek Vasut25ada1f2020-07-08 06:46:09 +0200311 dc2114x_outl(priv, POLL_DEMAND, DE4X5_TPD);
wdenkc6097192002-11-03 00:24:07 +0000312
Marek Vasutf19db7f2020-07-08 07:01:32 +0200313 for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
Marek Vasut5e2ad052020-04-19 04:00:49 +0200314 if (i < TOUT_LOOP)
315 continue;
wdenkc6097192002-11-03 00:24:07 +0000316
Marek Vasut25ada1f2020-07-08 06:46:09 +0200317 printf("%s: tx buffer not ready\n", priv->name);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200318 return;
319 }
wdenkc6097192002-11-03 00:24:07 +0000320
Marek Vasutf19db7f2020-07-08 07:01:32 +0200321 if (le32_to_cpu(priv->tx_ring[priv->tx_new].status) != 0x7FFFFFFF) {
Marek Vasut5e2ad052020-04-19 04:00:49 +0200322 printf("TX error status2 = 0x%08X\n",
Marek Vasutf19db7f2020-07-08 07:01:32 +0200323 le32_to_cpu(priv->tx_ring[priv->tx_new].status));
Marek Vasut5e2ad052020-04-19 04:00:49 +0200324 }
325
Marek Vasutf19db7f2020-07-08 07:01:32 +0200326 priv->tx_new = (priv->tx_new + 1) % NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000327}
328
Marek Vasut29b9efc2020-07-08 07:20:14 +0200329static int dc21x4x_send_common(struct dc2114x_priv *priv, void *packet, int length)
wdenkc6097192002-11-03 00:24:07 +0000330{
Marek Vasute3ffef32020-04-19 03:10:14 +0200331 int status = -1;
332 int i;
wdenkc6097192002-11-03 00:24:07 +0000333
334 if (length <= 0) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200335 printf("%s: bad packet size: %d\n", priv->name, length);
Marek Vasute3ffef32020-04-19 03:10:14 +0200336 goto done;
wdenkc6097192002-11-03 00:24:07 +0000337 }
338
Marek Vasutf19db7f2020-07-08 07:01:32 +0200339 for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
Marek Vasute3ffef32020-04-19 03:10:14 +0200340 if (i < TOUT_LOOP)
341 continue;
342
Marek Vasut25ada1f2020-07-08 06:46:09 +0200343 printf("%s: tx error buffer not ready\n", priv->name);
Marek Vasute3ffef32020-04-19 03:10:14 +0200344 goto done;
wdenkc6097192002-11-03 00:24:07 +0000345 }
346
Marek Vasutf19db7f2020-07-08 07:01:32 +0200347 priv->tx_ring[priv->tx_new].buf = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutb8e0b472020-07-08 06:50:41 +0200348 (u32)packet));
Marek Vasutf19db7f2020-07-08 07:01:32 +0200349 priv->tx_ring[priv->tx_new].des1 = cpu_to_le32(TD_TER | TD_LS | TD_FS | length);
350 priv->tx_ring[priv->tx_new].status = cpu_to_le32(T_OWN);
wdenkc6097192002-11-03 00:24:07 +0000351
Marek Vasut25ada1f2020-07-08 06:46:09 +0200352 dc2114x_outl(priv, POLL_DEMAND, DE4X5_TPD);
wdenkc6097192002-11-03 00:24:07 +0000353
Marek Vasutf19db7f2020-07-08 07:01:32 +0200354 for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
Marek Vasute3ffef32020-04-19 03:10:14 +0200355 if (i < TOUT_LOOP)
356 continue;
357
Marek Vasut25ada1f2020-07-08 06:46:09 +0200358 printf(".%s: tx buffer not ready\n", priv->name);
Marek Vasute3ffef32020-04-19 03:10:14 +0200359 goto done;
wdenkc6097192002-11-03 00:24:07 +0000360 }
361
Marek Vasutf19db7f2020-07-08 07:01:32 +0200362 if (le32_to_cpu(priv->tx_ring[priv->tx_new].status) & TD_ES) {
363 priv->tx_ring[priv->tx_new].status = 0x0;
Marek Vasute3ffef32020-04-19 03:10:14 +0200364 goto done;
wdenkc6097192002-11-03 00:24:07 +0000365 }
366
367 status = length;
368
Marek Vasute3ffef32020-04-19 03:10:14 +0200369done:
Marek Vasutf19db7f2020-07-08 07:01:32 +0200370 priv->tx_new = (priv->tx_new + 1) % NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000371 return status;
372}
373
Marek Vasutdabf04f2020-07-08 07:12:58 +0200374static int dc21x4x_recv_check(struct dc2114x_priv *priv)
375{
376 int length = 0;
377 u32 status;
378
379 status = le32_to_cpu(priv->rx_ring[priv->rx_new].status);
380
381 if (status & R_OWN)
382 return 0;
383
384 if (status & RD_LS) {
385 /* Valid frame status. */
386 if (status & RD_ES) {
387 /* There was an error. */
388 printf("RX error status = 0x%08X\n", status);
389 return -EINVAL;
390 } else {
391 /* A valid frame received. */
392 length = (le32_to_cpu(priv->rx_ring[priv->rx_new].status)
393 >> 16);
394
395 return length;
396 }
397 }
398
399 return -EAGAIN;
400}
401
Marek Vasut29b9efc2020-07-08 07:20:14 +0200402static int dc21x4x_init_common(struct dc2114x_priv *priv)
wdenkc6097192002-11-03 00:24:07 +0000403{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200404 int i;
wdenkc6097192002-11-03 00:24:07 +0000405
Marek Vasut25ada1f2020-07-08 06:46:09 +0200406 reset_de4x5(priv);
wdenkc6097192002-11-03 00:24:07 +0000407
Marek Vasut25ada1f2020-07-08 06:46:09 +0200408 if (dc2114x_inl(priv, DE4X5_STS) & (STS_TS | STS_RS)) {
Marek Vasut5e2ad052020-04-19 04:00:49 +0200409 printf("Error: Cannot reset ethernet controller.\n");
410 return -1;
411 }
wdenkc6097192002-11-03 00:24:07 +0000412
Marek Vasut25ada1f2020-07-08 06:46:09 +0200413 dc2114x_outl(priv, OMR_SDP | OMR_PS | OMR_PM, DE4X5_OMR);
wdenkc6097192002-11-03 00:24:07 +0000414
Marek Vasut5e2ad052020-04-19 04:00:49 +0200415 for (i = 0; i < NUM_RX_DESC; i++) {
Marek Vasutf19db7f2020-07-08 07:01:32 +0200416 priv->rx_ring[i].status = cpu_to_le32(R_OWN);
417 priv->rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ);
418 priv->rx_ring[i].buf = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutb8e0b472020-07-08 06:50:41 +0200419 (u32)net_rx_packets[i]));
Marek Vasutf19db7f2020-07-08 07:01:32 +0200420 priv->rx_ring[i].next = 0;
wdenkc6097192002-11-03 00:24:07 +0000421 }
422
Marek Vasut5e2ad052020-04-19 04:00:49 +0200423 for (i = 0; i < NUM_TX_DESC; i++) {
Marek Vasutf19db7f2020-07-08 07:01:32 +0200424 priv->tx_ring[i].status = 0;
425 priv->tx_ring[i].des1 = 0;
426 priv->tx_ring[i].buf = 0;
427 priv->tx_ring[i].next = 0;
wdenkc6097192002-11-03 00:24:07 +0000428 }
429
Marek Vasutf19db7f2020-07-08 07:01:32 +0200430 priv->rx_ring_size = NUM_RX_DESC;
431 priv->tx_ring_size = NUM_TX_DESC;
wdenkc6097192002-11-03 00:24:07 +0000432
Marek Vasut5e2ad052020-04-19 04:00:49 +0200433 /* Write the end of list marker to the descriptor lists. */
Marek Vasutf19db7f2020-07-08 07:01:32 +0200434 priv->rx_ring[priv->rx_ring_size - 1].des1 |= cpu_to_le32(RD_RER);
435 priv->tx_ring[priv->tx_ring_size - 1].des1 |= cpu_to_le32(TD_TER);
wdenkc6097192002-11-03 00:24:07 +0000436
Marek Vasut5e2ad052020-04-19 04:00:49 +0200437 /* Tell the adapter where the TX/RX rings are located. */
Marek Vasutf19db7f2020-07-08 07:01:32 +0200438 dc2114x_outl(priv, phys_to_bus(priv->devno, (u32)&priv->rx_ring),
Marek Vasutb8e0b472020-07-08 06:50:41 +0200439 DE4X5_RRBA);
Marek Vasutf19db7f2020-07-08 07:01:32 +0200440 dc2114x_outl(priv, phys_to_bus(priv->devno, (u32)&priv->tx_ring),
Marek Vasutb8e0b472020-07-08 06:50:41 +0200441 DE4X5_TRBA);
Marek Vasute13635a2020-04-19 03:10:50 +0200442
Marek Vasut25ada1f2020-07-08 06:46:09 +0200443 start_de4x5(priv);
wdenkc6097192002-11-03 00:24:07 +0000444
Marek Vasutf19db7f2020-07-08 07:01:32 +0200445 priv->tx_new = 0;
446 priv->rx_new = 0;
wdenk0260cd62004-01-02 15:01:32 +0000447
Marek Vasut29b9efc2020-07-08 07:20:14 +0200448 send_setup_frame(priv);
wdenkc6097192002-11-03 00:24:07 +0000449
Marek Vasut5e2ad052020-04-19 04:00:49 +0200450 return 0;
wdenkc6097192002-11-03 00:24:07 +0000451}
452
Marek Vasut29b9efc2020-07-08 07:20:14 +0200453static void dc21x4x_halt_common(struct dc2114x_priv *priv)
wdenkc6097192002-11-03 00:24:07 +0000454{
Marek Vasut25ada1f2020-07-08 06:46:09 +0200455 stop_de4x5(priv);
456 dc2114x_outl(priv, 0, DE4X5_SICR);
wdenkc6097192002-11-03 00:24:07 +0000457}
458
Marek Vasuta3f89082020-07-08 06:42:07 +0200459static void read_hw_addr(struct dc2114x_priv *priv)
wdenkc6097192002-11-03 00:24:07 +0000460{
Marek Vasuta3f89082020-07-08 06:42:07 +0200461 u_short tmp, *p = (u_short *)(&priv->enetaddr[0]);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200462 int i, j = 0;
Marek Vasutb46c7a02020-04-19 03:11:06 +0200463
Marek Vasut5e2ad052020-04-19 04:00:49 +0200464 for (i = 0; i < (ETH_ALEN >> 1); i++) {
Marek Vasut25ada1f2020-07-08 06:46:09 +0200465 tmp = read_srom(priv, DE4X5_APROM, (SROM_HWADD >> 1) + i);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200466 *p = le16_to_cpu(tmp);
467 j += *p++;
wdenkc6097192002-11-03 00:24:07 +0000468 }
469
Marek Vasut5e2ad052020-04-19 04:00:49 +0200470 if (!j || j == 0x2fffd) {
Marek Vasuta3f89082020-07-08 06:42:07 +0200471 memset(priv->enetaddr, 0, ETH_ALEN);
Marek Vasut5e2ad052020-04-19 04:00:49 +0200472 debug("Warning: can't read HW address from SROM.\n");
wdenkc6097192002-11-03 00:24:07 +0000473 }
wdenkc6097192002-11-03 00:24:07 +0000474}
475
Marek Vasut5e2ad052020-04-19 04:00:49 +0200476static struct pci_device_id supported[] = {
Marek Vasut7cc35c82020-06-20 17:36:42 +0200477 { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST) },
478 { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142) },
Marek Vasut5e2ad052020-04-19 04:00:49 +0200479 { }
480};
wdenkc6097192002-11-03 00:24:07 +0000481
Marek Vasut1d6c7382020-07-08 07:26:14 +0200482#ifndef CONFIG_DM_ETH
Marek Vasut29b9efc2020-07-08 07:20:14 +0200483static int dc21x4x_init(struct eth_device *dev, struct bd_info *bis)
484{
485 struct dc2114x_priv *priv =
486 container_of(dev, struct dc2114x_priv, dev);
487
488 /* Ensure we're not sleeping. */
489 pci_write_config_byte(priv->devno, PCI_CFDA_PSM, WAKEUP);
490
491 return dc21x4x_init_common(priv);
492}
493
494static void dc21x4x_halt(struct eth_device *dev)
495{
496 struct dc2114x_priv *priv =
497 container_of(dev, struct dc2114x_priv, dev);
498
499 dc21x4x_halt_common(priv);
500
501 pci_write_config_byte(priv->devno, PCI_CFDA_PSM, SLEEP);
502}
503
504static int dc21x4x_send(struct eth_device *dev, void *packet, int length)
505{
506 struct dc2114x_priv *priv =
507 container_of(dev, struct dc2114x_priv, dev);
508
509 return dc21x4x_send_common(priv, packet, length);
510}
511
512static int dc21x4x_recv(struct eth_device *dev)
513{
514 struct dc2114x_priv *priv =
515 container_of(dev, struct dc2114x_priv, dev);
516 int length = 0;
517 int ret;
518
519 while (true) {
520 ret = dc21x4x_recv_check(priv);
521 if (!ret)
522 break;
523
524 if (ret > 0) {
525 length = ret;
526 /* Pass the packet up to the protocol layers */
527 net_process_received_packet
528 (net_rx_packets[priv->rx_new], length - 4);
529 }
530
531 /*
532 * Change buffer ownership for this frame,
533 * back to the adapter.
534 */
535 if (ret != -EAGAIN)
536 priv->rx_ring[priv->rx_new].status = cpu_to_le32(R_OWN);
537
538 /* Update entry information. */
539 priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size;
540 }
541
542 return length;
543}
544
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900545int dc21x4x_initialize(struct bd_info *bis)
wdenkc6097192002-11-03 00:24:07 +0000546{
Marek Vasuta3f89082020-07-08 06:42:07 +0200547 struct dc2114x_priv *priv;
Marek Vasut5e2ad052020-04-19 04:00:49 +0200548 struct eth_device *dev;
549 unsigned short status;
550 unsigned char timer;
551 unsigned int iobase;
552 int card_number = 0;
553 pci_dev_t devbusfn;
Marek Vasut5e2ad052020-04-19 04:00:49 +0200554 int idx = 0;
Marek Vasutb46c7a02020-04-19 03:11:06 +0200555
Marek Vasut5e2ad052020-04-19 04:00:49 +0200556 while (1) {
557 devbusfn = pci_find_devices(supported, idx++);
558 if (devbusfn == -1)
559 break;
wdenkc6097192002-11-03 00:24:07 +0000560
Marek Vasut5e2ad052020-04-19 04:00:49 +0200561 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
562 status |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
563 pci_write_config_word(devbusfn, PCI_COMMAND, status);
wdenkc6097192002-11-03 00:24:07 +0000564
Marek Vasut5e2ad052020-04-19 04:00:49 +0200565 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
566 if (!(status & PCI_COMMAND_MEMORY)) {
567 printf("Error: Can not enable MEMORY access.\n");
568 continue;
569 }
wdenkc6097192002-11-03 00:24:07 +0000570
Marek Vasut5e2ad052020-04-19 04:00:49 +0200571 if (!(status & PCI_COMMAND_MASTER)) {
572 printf("Error: Can not enable Bus Mastering.\n");
573 continue;
574 }
wdenkc6097192002-11-03 00:24:07 +0000575
Marek Vasut5e2ad052020-04-19 04:00:49 +0200576 /* Check the latency timer for values >= 0x60. */
577 pci_read_config_byte(devbusfn, PCI_LATENCY_TIMER, &timer);
wdenkc6097192002-11-03 00:24:07 +0000578
Marek Vasut5e2ad052020-04-19 04:00:49 +0200579 if (timer < 0x60) {
580 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER,
581 0x60);
582 }
wdenkc6097192002-11-03 00:24:07 +0000583
Marek Vasut5e2ad052020-04-19 04:00:49 +0200584 /* read BAR for memory space access */
585 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &iobase);
586 iobase &= PCI_BASE_ADDRESS_MEM_MASK;
587 debug("dc21x4x: DEC 21142 PCI Device @0x%x\n", iobase);
wdenkc6097192002-11-03 00:24:07 +0000588
Marek Vasutf19db7f2020-07-08 07:01:32 +0200589 priv = memalign(32, sizeof(*priv));
Marek Vasuta3f89082020-07-08 06:42:07 +0200590 if (!priv) {
Marek Vasut5e2ad052020-04-19 04:00:49 +0200591 printf("Can not allocalte memory of dc21x4x\n");
592 break;
593 }
Marek Vasuta3f89082020-07-08 06:42:07 +0200594 memset(priv, 0, sizeof(*priv));
wdenkc6097192002-11-03 00:24:07 +0000595
Marek Vasuta3f89082020-07-08 06:42:07 +0200596 dev = &priv->dev;
Marek Vasutb46c7a02020-04-19 03:11:06 +0200597
Marek Vasut5e2ad052020-04-19 04:00:49 +0200598 sprintf(dev->name, "dc21x4x#%d", card_number);
Marek Vasutb8e0b472020-07-08 06:50:41 +0200599 priv->devno = devbusfn;
Marek Vasuta3f89082020-07-08 06:42:07 +0200600 priv->name = dev->name;
601 priv->enetaddr = dev->enetaddr;
wdenkc6097192002-11-03 00:24:07 +0000602
Marek Vasut5e2ad052020-04-19 04:00:49 +0200603 dev->iobase = pci_mem_to_phys(devbusfn, iobase);
604 dev->priv = (void *)devbusfn;
605 dev->init = dc21x4x_init;
606 dev->halt = dc21x4x_halt;
607 dev->send = dc21x4x_send;
608 dev->recv = dc21x4x_recv;
wdenkc6097192002-11-03 00:24:07 +0000609
Marek Vasut5e2ad052020-04-19 04:00:49 +0200610 /* Ensure we're not sleeping. */
611 pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP);
wdenkc6097192002-11-03 00:24:07 +0000612
Marek Vasut5e2ad052020-04-19 04:00:49 +0200613 udelay(10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000614
Marek Vasuta3f89082020-07-08 06:42:07 +0200615 read_hw_addr(priv);
wdenkc6097192002-11-03 00:24:07 +0000616
Marek Vasut5e2ad052020-04-19 04:00:49 +0200617 eth_register(dev);
Marek Vasutb46c7a02020-04-19 03:11:06 +0200618
Marek Vasut5e2ad052020-04-19 04:00:49 +0200619 card_number++;
620 }
wdenkc6097192002-11-03 00:24:07 +0000621
Marek Vasut5e2ad052020-04-19 04:00:49 +0200622 return card_number;
wdenkc6097192002-11-03 00:24:07 +0000623}
Marek Vasut1d6c7382020-07-08 07:26:14 +0200624
625#else /* DM_ETH */
626static int dc2114x_start(struct udevice *dev)
627{
Simon Glassfa20e932020-12-03 16:55:20 -0700628 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasut1d6c7382020-07-08 07:26:14 +0200629 struct dc2114x_priv *priv = dev_get_priv(dev);
630
631 memcpy(priv->enetaddr, plat->enetaddr, sizeof(plat->enetaddr));
632
633 /* Ensure we're not sleeping. */
634 dm_pci_write_config8(dev, PCI_CFDA_PSM, WAKEUP);
635
636 return dc21x4x_init_common(priv);
637}
638
639static void dc2114x_stop(struct udevice *dev)
640{
641 struct dc2114x_priv *priv = dev_get_priv(dev);
642
643 dc21x4x_halt_common(priv);
644
645 dm_pci_write_config8(dev, PCI_CFDA_PSM, SLEEP);
646}
647
648static int dc2114x_send(struct udevice *dev, void *packet, int length)
649{
650 struct dc2114x_priv *priv = dev_get_priv(dev);
651 int ret;
652
653 ret = dc21x4x_send_common(priv, packet, length);
654
655 return ret ? 0 : -ETIMEDOUT;
656}
657
658static int dc2114x_recv(struct udevice *dev, int flags, uchar **packetp)
659{
660 struct dc2114x_priv *priv = dev_get_priv(dev);
661 int ret;
662
663 ret = dc21x4x_recv_check(priv);
664
665 if (ret < 0) {
666 /* Update entry information. */
667 priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size;
668 ret = 0;
669 }
670
671 if (!ret)
672 return 0;
673
674 *packetp = net_rx_packets[priv->rx_new];
675
676 return ret - 4;
677}
678
679static int dc2114x_free_pkt(struct udevice *dev, uchar *packet, int length)
680{
681 struct dc2114x_priv *priv = dev_get_priv(dev);
682
683 priv->rx_ring[priv->rx_new].status = cpu_to_le32(R_OWN);
684
685 /* Update entry information. */
686 priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size;
687
688 return 0;
689}
690
691static int dc2114x_read_rom_hwaddr(struct udevice *dev)
692{
693 struct dc2114x_priv *priv = dev_get_priv(dev);
694
695 read_hw_addr(priv);
696
697 return 0;
698}
699
700static int dc2114x_bind(struct udevice *dev)
701{
702 static int card_number;
703 char name[16];
704
705 sprintf(name, "dc2114x#%u", card_number++);
706
707 return device_set_name(dev, name);
708}
709
710static int dc2114x_probe(struct udevice *dev)
711{
Simon Glassfa20e932020-12-03 16:55:20 -0700712 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasut1d6c7382020-07-08 07:26:14 +0200713 struct dc2114x_priv *priv = dev_get_priv(dev);
714 u16 command, status;
715 u32 iobase;
716
717 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_1, &iobase);
718 iobase &= ~0xf;
719
720 debug("dc2114x: DEC 2114x PCI Device @0x%x\n", iobase);
721
722 priv->devno = dev;
723 priv->enetaddr = plat->enetaddr;
724 priv->iobase = (void __iomem *)dm_pci_mem_to_phys(dev, iobase);
725
726 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
727 dm_pci_write_config16(dev, PCI_COMMAND, command);
728 dm_pci_read_config16(dev, PCI_COMMAND, &status);
729 if ((status & command) != command) {
730 printf("dc2114x: Couldn't enable IO access or Bus Mastering\n");
731 return -EINVAL;
732 }
733
734 dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x60);
735
736 return 0;
737}
738
739static const struct eth_ops dc2114x_ops = {
740 .start = dc2114x_start,
741 .send = dc2114x_send,
742 .recv = dc2114x_recv,
743 .stop = dc2114x_stop,
744 .free_pkt = dc2114x_free_pkt,
745 .read_rom_hwaddr = dc2114x_read_rom_hwaddr,
746};
747
748U_BOOT_DRIVER(eth_dc2114x) = {
749 .name = "eth_dc2114x",
750 .id = UCLASS_ETH,
751 .bind = dc2114x_bind,
752 .probe = dc2114x_probe,
753 .ops = &dc2114x_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700754 .priv_auto = sizeof(struct dc2114x_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700755 .plat_auto = sizeof(struct eth_pdata),
Marek Vasut1d6c7382020-07-08 07:26:14 +0200756};
757
758U_BOOT_PCI_DEVICE(eth_dc2114x, supported);
759#endif