blob: 10b70761de4a6d19597aec3004bf00f3fd385dfd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Michal Simek04b7e622015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek04b7e622015-01-15 10:01:51 +01005 */
6
7#ifndef _ASM_ARCH_SYS_PROTO_H
8#define _ASM_ARCH_SYS_PROTO_H
9
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +053010#define PAYLOAD_ARG_CNT 5
11
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +053012#define ZYNQMP_CSU_SILICON_VER_MASK 0xF
Siva Durga Prasad Paladugub1acb652018-02-28 13:26:53 +053013#define KEY_PTR_LEN 32
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +053014
Siva Durga Prasad Paladugu6809e812018-05-31 15:10:23 +053015#define ZYNQMP_FPGA_BIT_AUTH_DDR 1
16#define ZYNQMP_FPGA_BIT_AUTH_OCM 2
17#define ZYNQMP_FPGA_BIT_ENC_USR_KEY 3
18#define ZYNQMP_FPGA_BIT_ENC_DEV_KEY 4
Siva Durga Prasad Paladugu91c315d2018-03-01 17:44:47 +053019#define ZYNQMP_FPGA_BIT_NS 5
20
Siva Durga Prasad Paladugu6809e812018-05-31 15:10:23 +053021#define ZYNQMP_FPGA_AUTH_DDR 1
22
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +053023enum {
24 IDCODE,
25 VERSION,
Michal Simek50d8cef2017-08-22 14:58:53 +020026 IDCODE2,
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +053027};
28
29enum {
30 ZYNQMP_SILICON_V1,
31 ZYNQMP_SILICON_V2,
32 ZYNQMP_SILICON_V3,
33 ZYNQMP_SILICON_V4,
34};
35
Siva Durga Prasad Paladugu5e2a9072017-07-13 19:01:09 +053036enum {
37 TCM_LOCK,
38 TCM_SPLIT,
39};
40
Ibai Erkiaga4b1264d2019-09-27 11:36:56 +010041struct zynqmp_ipi_msg {
42 size_t len;
43 u32 *buf;
44};
45
Michal Simek44dd5202017-07-31 10:37:09 +020046int zynq_board_read_rom_ethaddr(unsigned char *ethaddr);
Michal Simek04b7e622015-01-15 10:01:51 +010047unsigned int zynqmp_get_silicon_version(void);
48
Michal Simek456e4542017-01-09 10:05:16 +010049void handoff_setup(void);
50
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +053051int zynqmp_mmio_write(const u32 address, const u32 mask, const u32 value);
52int zynqmp_mmio_read(const u32 address, u32 *value);
Siva Durga Prasad Paladugu0e39bd72017-02-02 01:10:46 +053053
Siva Durga Prasad Paladugu5e2a9072017-07-13 19:01:09 +053054void initialize_tcm(bool mode);
Nitin Jain9bcc76f2018-04-20 12:30:40 +053055void mem_map_fill(void);
Siva Durga Prasad Paladugucd35d522017-07-25 11:51:38 +053056int chip_id(unsigned char id);
Siva Durga Prasad Paladugu48eaa0c2018-10-05 15:09:05 +053057#if defined(CONFIG_SYS_MEM_RSVD_FOR_MMU) || defined(CONFIG_DEFINE_TCM_OCM_MMAP)
58void tcm_init(u8 mode);
59#endif
Siva Durga Prasad Paladugucd35d522017-07-25 11:51:38 +053060
Michal Simek04b7e622015-01-15 10:01:51 +010061#endif /* _ASM_ARCH_SYS_PROTO_H */