Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved. |
| 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #ifndef __JUNO_DEF_H__ |
| 32 | #define __JUNO_DEF_H__ |
| 33 | |
| 34 | /* Special value used to verify platform parameters from BL2 to BL3-1 */ |
| 35 | #define JUNO_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL |
| 36 | |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 37 | /******************************************************************************* |
| 38 | * Juno memory map related constants |
| 39 | ******************************************************************************/ |
Juan Castillo | 6ba59eb | 2014-11-07 09:44:58 +0000 | [diff] [blame] | 40 | #define FLASH_BASE 0x08000000 |
| 41 | #define FLASH_SIZE 0x04000000 |
| 42 | |
| 43 | /* Bypass offset from start of NOR flash */ |
| 44 | #define BL1_ROM_BYPASS_OFFSET 0x03EC0000 |
| 45 | |
| 46 | #ifndef TZROM_BASE |
| 47 | /* Use the bypass address */ |
| 48 | #define TZROM_BASE FLASH_BASE + BL1_ROM_BYPASS_OFFSET |
| 49 | #endif |
| 50 | #define TZROM_SIZE 0x00010000 |
| 51 | |
| 52 | #define TZRAM_BASE 0x04001000 |
| 53 | #define TZRAM_SIZE 0x0003F000 |
| 54 | |
Juan Castillo | 921b877 | 2014-09-05 17:29:38 +0100 | [diff] [blame] | 55 | #define PLAT_TRUSTED_SRAM_ID 0 |
| 56 | #define PLAT_DRAM_ID 1 |
| 57 | |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 58 | #define MHU_SECURE_BASE 0x04000000 |
| 59 | #define MHU_SECURE_SIZE 0x00001000 |
| 60 | |
| 61 | #define MHU_PAYLOAD_CACHED 0 |
| 62 | |
| 63 | #define TRUSTED_MAILBOXES_BASE MHU_SECURE_BASE |
| 64 | #define TRUSTED_MAILBOX_SHIFT 4 |
| 65 | |
| 66 | #define EMMC_BASE 0x0c000000 |
| 67 | #define EMMC_SIZE 0x04000000 |
| 68 | |
| 69 | #define PSRAM_BASE 0x14000000 |
| 70 | #define PSRAM_SIZE 0x02000000 |
| 71 | |
| 72 | #define IOFPGA_BASE 0x1c000000 |
| 73 | #define IOFPGA_SIZE 0x03000000 |
| 74 | |
| 75 | #define NSROM_BASE 0x1f000000 |
| 76 | #define NSROM_SIZE 0x00001000 |
| 77 | |
| 78 | /* Following covers Columbus Peripherals excluding NSROM and NSRAM */ |
| 79 | #define DEVICE0_BASE 0x20000000 |
| 80 | #define DEVICE0_SIZE 0x0e000000 |
| 81 | #define MHU_BASE 0x2b1f0000 |
| 82 | |
| 83 | #define NSRAM_BASE 0x2e000000 |
| 84 | #define NSRAM_SIZE 0x00008000 |
| 85 | |
| 86 | /* Following covers Juno Peripherals and PCIe expansion area */ |
| 87 | #define DEVICE1_BASE 0x40000000 |
| 88 | #define DEVICE1_SIZE 0x40000000 |
| 89 | #define PCIE_CONTROL_BASE 0x7ff20000 |
| 90 | |
| 91 | #define DRAM_BASE 0x80000000 |
| 92 | #define DRAM_SIZE 0x80000000 |
| 93 | |
Juan Castillo | 921b877 | 2014-09-05 17:29:38 +0100 | [diff] [blame] | 94 | /* |
| 95 | * DRAM at 0x8000_0000 is divided in two regions: |
| 96 | * - Secure DRAM (default is the top 16MB except for the last 2MB, which are |
| 97 | * used by the SCP for DDR retraining) |
| 98 | * - Non-Secure DRAM (remaining DRAM starting at DRAM_BASE) |
| 99 | */ |
| 100 | |
| 101 | #define DRAM_SCP_SIZE 0x00200000 |
| 102 | #define DRAM_SCP_BASE (DRAM_BASE + DRAM_SIZE - DRAM_SCP_SIZE) |
| 103 | |
| 104 | #define DRAM_SEC_SIZE 0x00E00000 |
| 105 | #define DRAM_SEC_BASE (DRAM_SCP_BASE - DRAM_SEC_SIZE) |
| 106 | |
| 107 | #define DRAM_NS_BASE DRAM_BASE |
| 108 | #define DRAM_NS_SIZE (DRAM_SIZE - DRAM_SCP_SIZE - DRAM_SEC_SIZE) |
| 109 | |
| 110 | /* Second region of DRAM */ |
| 111 | #define DRAM2_BASE 0x880000000 |
| 112 | #define DRAM2_SIZE 0x180000000 |
| 113 | |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 114 | /* Memory mapped Generic timer interfaces */ |
| 115 | #define SYS_CNTCTL_BASE 0x2a430000 |
| 116 | #define SYS_CNTREAD_BASE 0x2a800000 |
| 117 | #define SYS_TIMCTL_BASE 0x2a810000 |
| 118 | |
| 119 | /* V2M motherboard system registers & offsets */ |
| 120 | #define VE_SYSREGS_BASE 0x1c010000 |
| 121 | #define V2M_SYS_LED 0x8 |
| 122 | |
| 123 | /* |
| 124 | * V2M sysled bit definitions. The values written to this |
| 125 | * register are defined in arch.h & runtime_svc.h. Only |
| 126 | * used by the primary cpu to diagnose any cold boot issues. |
| 127 | * |
| 128 | * SYS_LED[0] - Security state (S=0/NS=1) |
| 129 | * SYS_LED[2:1] - Exception Level (EL3-EL0) |
| 130 | * SYS_LED[7:3] - Exception Class (Sync/Async & origin) |
| 131 | * |
| 132 | */ |
| 133 | #define SYS_LED_SS_SHIFT 0x0 |
| 134 | #define SYS_LED_EL_SHIFT 0x1 |
| 135 | #define SYS_LED_EC_SHIFT 0x3 |
| 136 | |
| 137 | /******************************************************************************* |
| 138 | * GIC-400 & interrupt handling related constants |
| 139 | ******************************************************************************/ |
| 140 | #define GICD_BASE 0x2c010000 |
| 141 | #define GICC_BASE 0x2c02f000 |
| 142 | #define GICH_BASE 0x2c04f000 |
| 143 | #define GICV_BASE 0x2c06f000 |
| 144 | |
| 145 | #define IRQ_MHU 69 |
| 146 | #define IRQ_GPU_SMMU_0 71 |
| 147 | #define IRQ_GPU_SMMU_1 73 |
| 148 | #define IRQ_ETR_SMMU 75 |
| 149 | #define IRQ_TZC400 80 |
| 150 | #define IRQ_TZ_WDOG 86 |
| 151 | |
Sandrine Bailleux | 1fe4336 | 2014-07-17 09:56:29 +0100 | [diff] [blame] | 152 | #define IRQ_SEC_PHY_TIMER 29 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 153 | #define IRQ_SEC_SGI_0 8 |
| 154 | #define IRQ_SEC_SGI_1 9 |
| 155 | #define IRQ_SEC_SGI_2 10 |
| 156 | #define IRQ_SEC_SGI_3 11 |
| 157 | #define IRQ_SEC_SGI_4 12 |
| 158 | #define IRQ_SEC_SGI_5 13 |
| 159 | #define IRQ_SEC_SGI_6 14 |
| 160 | #define IRQ_SEC_SGI_7 15 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 161 | |
| 162 | /******************************************************************************* |
| 163 | * PL011 related constants |
| 164 | ******************************************************************************/ |
| 165 | /* FPGA UART0 */ |
| 166 | #define PL011_UART0_BASE 0x1c090000 |
| 167 | /* FPGA UART1 */ |
| 168 | #define PL011_UART1_BASE 0x1c0a0000 |
| 169 | /* SoC UART0 */ |
| 170 | #define PL011_UART2_BASE 0x7ff80000 |
| 171 | /* SoC UART1 */ |
| 172 | #define PL011_UART3_BASE 0x7ff70000 |
| 173 | |
| 174 | #define PL011_BAUDRATE 115200 |
| 175 | |
| 176 | #define PL011_UART0_CLK_IN_HZ 24000000 |
| 177 | #define PL011_UART1_CLK_IN_HZ 24000000 |
Soby Mathew | f797cea | 2014-08-21 15:20:27 +0100 | [diff] [blame] | 178 | #define PL011_UART2_CLK_IN_HZ 7273800 |
| 179 | #define PL011_UART3_CLK_IN_HZ 7273800 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 180 | |
| 181 | /******************************************************************************* |
| 182 | * NIC-400 related constants |
| 183 | ******************************************************************************/ |
| 184 | |
| 185 | /* CSS NIC-400 Global Programmers View (GPV) */ |
| 186 | #define CSS_NIC400_BASE 0x2a000000 |
| 187 | |
| 188 | /* The slave_bootsecure controls access to GPU, DMC and CS. */ |
| 189 | #define CSS_NIC400_SLAVE_BOOTSECURE 8 |
| 190 | |
| 191 | /* SoC NIC-400 Global Programmers View (GPV) */ |
| 192 | #define SOC_NIC400_BASE 0x7fd00000 |
| 193 | |
| 194 | #define SOC_NIC400_USB_EHCI 0 |
| 195 | #define SOC_NIC400_TLX_MASTER 1 |
| 196 | #define SOC_NIC400_USB_OHCI 2 |
| 197 | #define SOC_NIC400_PL354_SMC 3 |
| 198 | /* |
| 199 | * The apb4_bridge controls access to: |
| 200 | * - the PCIe configuration registers |
| 201 | * - the MMU units for USB, HDLCD and DMA |
| 202 | */ |
| 203 | #define SOC_NIC400_APB4_BRIDGE 4 |
| 204 | /* |
| 205 | * The bootsec_bridge controls access to a bunch of peripherals, e.g. the UARTs. |
| 206 | */ |
| 207 | #define SOC_NIC400_BOOTSEC_BRIDGE 5 |
| 208 | #define SOC_NIC400_BOOTSEC_BRIDGE_UART1 (1 << 12) |
| 209 | |
| 210 | /******************************************************************************* |
| 211 | * TZC-400 related constants |
| 212 | ******************************************************************************/ |
| 213 | #define TZC400_BASE 0x2a4a0000 |
| 214 | |
| 215 | #define TZC400_NSAID_CCI400 0 /* Note: Same as default NSAID!! */ |
| 216 | #define TZC400_NSAID_PCIE 1 |
| 217 | #define TZC400_NSAID_HDLCD0 2 |
| 218 | #define TZC400_NSAID_HDLCD1 3 |
| 219 | #define TZC400_NSAID_USB 4 |
| 220 | #define TZC400_NSAID_DMA330 5 |
| 221 | #define TZC400_NSAID_THINLINKS 6 |
| 222 | #define TZC400_NSAID_AP 9 |
| 223 | #define TZC400_NSAID_GPU 10 |
| 224 | #define TZC400_NSAID_SCP 11 |
| 225 | #define TZC400_NSAID_CORESIGHT 12 |
| 226 | |
| 227 | /******************************************************************************* |
| 228 | * CCI-400 related constants |
| 229 | ******************************************************************************/ |
| 230 | #define CCI400_BASE 0x2c090000 |
| 231 | #define CCI400_SL_IFACE3_CLUSTER_IX 1 |
| 232 | #define CCI400_SL_IFACE4_CLUSTER_IX 0 |
| 233 | |
Juan Castillo | 21b0419 | 2014-08-12 17:24:30 +0100 | [diff] [blame] | 234 | /******************************************************************************* |
| 235 | * SCP <=> AP boot configuration |
| 236 | ******************************************************************************/ |
| 237 | #define SCP_BOOT_CFG_ADDR 0x04000080 |
| 238 | #define PRIMARY_CPU_SHIFT 8 |
| 239 | #define PRIMARY_CPU_MASK 0xf |
| 240 | |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 241 | #endif /* __JUNO_DEF_H__ */ |