blob: 88e35b0d05848e17c0b9227d92bcfcd3efe68f12 [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
2 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __JUNO_DEF_H__
32#define __JUNO_DEF_H__
33
34/* Special value used to verify platform parameters from BL2 to BL3-1 */
35#define JUNO_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
36
Sandrine Bailleux798140d2014-07-17 16:06:39 +010037/*******************************************************************************
38 * Juno memory map related constants
39 ******************************************************************************/
Juan Castillo921b8772014-09-05 17:29:38 +010040#define PLAT_TRUSTED_SRAM_ID 0
41#define PLAT_DRAM_ID 1
42
Sandrine Bailleux798140d2014-07-17 16:06:39 +010043#define MHU_SECURE_BASE 0x04000000
44#define MHU_SECURE_SIZE 0x00001000
45
46#define MHU_PAYLOAD_CACHED 0
47
48#define TRUSTED_MAILBOXES_BASE MHU_SECURE_BASE
49#define TRUSTED_MAILBOX_SHIFT 4
50
51#define EMMC_BASE 0x0c000000
52#define EMMC_SIZE 0x04000000
53
54#define PSRAM_BASE 0x14000000
55#define PSRAM_SIZE 0x02000000
56
57#define IOFPGA_BASE 0x1c000000
58#define IOFPGA_SIZE 0x03000000
59
60#define NSROM_BASE 0x1f000000
61#define NSROM_SIZE 0x00001000
62
63/* Following covers Columbus Peripherals excluding NSROM and NSRAM */
64#define DEVICE0_BASE 0x20000000
65#define DEVICE0_SIZE 0x0e000000
66#define MHU_BASE 0x2b1f0000
67
68#define NSRAM_BASE 0x2e000000
69#define NSRAM_SIZE 0x00008000
70
71/* Following covers Juno Peripherals and PCIe expansion area */
72#define DEVICE1_BASE 0x40000000
73#define DEVICE1_SIZE 0x40000000
74#define PCIE_CONTROL_BASE 0x7ff20000
75
76#define DRAM_BASE 0x80000000
77#define DRAM_SIZE 0x80000000
78
Juan Castillo921b8772014-09-05 17:29:38 +010079/*
80 * DRAM at 0x8000_0000 is divided in two regions:
81 * - Secure DRAM (default is the top 16MB except for the last 2MB, which are
82 * used by the SCP for DDR retraining)
83 * - Non-Secure DRAM (remaining DRAM starting at DRAM_BASE)
84 */
85
86#define DRAM_SCP_SIZE 0x00200000
87#define DRAM_SCP_BASE (DRAM_BASE + DRAM_SIZE - DRAM_SCP_SIZE)
88
89#define DRAM_SEC_SIZE 0x00E00000
90#define DRAM_SEC_BASE (DRAM_SCP_BASE - DRAM_SEC_SIZE)
91
92#define DRAM_NS_BASE DRAM_BASE
93#define DRAM_NS_SIZE (DRAM_SIZE - DRAM_SCP_SIZE - DRAM_SEC_SIZE)
94
95/* Second region of DRAM */
96#define DRAM2_BASE 0x880000000
97#define DRAM2_SIZE 0x180000000
98
Sandrine Bailleux798140d2014-07-17 16:06:39 +010099/* Memory mapped Generic timer interfaces */
100#define SYS_CNTCTL_BASE 0x2a430000
101#define SYS_CNTREAD_BASE 0x2a800000
102#define SYS_TIMCTL_BASE 0x2a810000
103
104/* V2M motherboard system registers & offsets */
105#define VE_SYSREGS_BASE 0x1c010000
106#define V2M_SYS_LED 0x8
107
108/*
109 * V2M sysled bit definitions. The values written to this
110 * register are defined in arch.h & runtime_svc.h. Only
111 * used by the primary cpu to diagnose any cold boot issues.
112 *
113 * SYS_LED[0] - Security state (S=0/NS=1)
114 * SYS_LED[2:1] - Exception Level (EL3-EL0)
115 * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
116 *
117 */
118#define SYS_LED_SS_SHIFT 0x0
119#define SYS_LED_EL_SHIFT 0x1
120#define SYS_LED_EC_SHIFT 0x3
121
122/*******************************************************************************
123 * GIC-400 & interrupt handling related constants
124 ******************************************************************************/
125#define GICD_BASE 0x2c010000
126#define GICC_BASE 0x2c02f000
127#define GICH_BASE 0x2c04f000
128#define GICV_BASE 0x2c06f000
129
130#define IRQ_MHU 69
131#define IRQ_GPU_SMMU_0 71
132#define IRQ_GPU_SMMU_1 73
133#define IRQ_ETR_SMMU 75
134#define IRQ_TZC400 80
135#define IRQ_TZ_WDOG 86
136
Sandrine Bailleux1fe43362014-07-17 09:56:29 +0100137#define IRQ_SEC_PHY_TIMER 29
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100138#define IRQ_SEC_SGI_0 8
139#define IRQ_SEC_SGI_1 9
140#define IRQ_SEC_SGI_2 10
141#define IRQ_SEC_SGI_3 11
142#define IRQ_SEC_SGI_4 12
143#define IRQ_SEC_SGI_5 13
144#define IRQ_SEC_SGI_6 14
145#define IRQ_SEC_SGI_7 15
146#define IRQ_SEC_SGI_8 16
147
148/*******************************************************************************
149 * PL011 related constants
150 ******************************************************************************/
151/* FPGA UART0 */
152#define PL011_UART0_BASE 0x1c090000
153/* FPGA UART1 */
154#define PL011_UART1_BASE 0x1c0a0000
155/* SoC UART0 */
156#define PL011_UART2_BASE 0x7ff80000
157/* SoC UART1 */
158#define PL011_UART3_BASE 0x7ff70000
159
160#define PL011_BAUDRATE 115200
161
162#define PL011_UART0_CLK_IN_HZ 24000000
163#define PL011_UART1_CLK_IN_HZ 24000000
Soby Mathewf797cea2014-08-21 15:20:27 +0100164#define PL011_UART2_CLK_IN_HZ 7273800
165#define PL011_UART3_CLK_IN_HZ 7273800
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100166
167/*******************************************************************************
168 * NIC-400 related constants
169 ******************************************************************************/
170
171/* CSS NIC-400 Global Programmers View (GPV) */
172#define CSS_NIC400_BASE 0x2a000000
173
174/* The slave_bootsecure controls access to GPU, DMC and CS. */
175#define CSS_NIC400_SLAVE_BOOTSECURE 8
176
177/* SoC NIC-400 Global Programmers View (GPV) */
178#define SOC_NIC400_BASE 0x7fd00000
179
180#define SOC_NIC400_USB_EHCI 0
181#define SOC_NIC400_TLX_MASTER 1
182#define SOC_NIC400_USB_OHCI 2
183#define SOC_NIC400_PL354_SMC 3
184/*
185 * The apb4_bridge controls access to:
186 * - the PCIe configuration registers
187 * - the MMU units for USB, HDLCD and DMA
188 */
189#define SOC_NIC400_APB4_BRIDGE 4
190/*
191 * The bootsec_bridge controls access to a bunch of peripherals, e.g. the UARTs.
192 */
193#define SOC_NIC400_BOOTSEC_BRIDGE 5
194#define SOC_NIC400_BOOTSEC_BRIDGE_UART1 (1 << 12)
195
196/*******************************************************************************
197 * TZC-400 related constants
198 ******************************************************************************/
199#define TZC400_BASE 0x2a4a0000
200
201#define TZC400_NSAID_CCI400 0 /* Note: Same as default NSAID!! */
202#define TZC400_NSAID_PCIE 1
203#define TZC400_NSAID_HDLCD0 2
204#define TZC400_NSAID_HDLCD1 3
205#define TZC400_NSAID_USB 4
206#define TZC400_NSAID_DMA330 5
207#define TZC400_NSAID_THINLINKS 6
208#define TZC400_NSAID_AP 9
209#define TZC400_NSAID_GPU 10
210#define TZC400_NSAID_SCP 11
211#define TZC400_NSAID_CORESIGHT 12
212
213/*******************************************************************************
214 * CCI-400 related constants
215 ******************************************************************************/
216#define CCI400_BASE 0x2c090000
217#define CCI400_SL_IFACE3_CLUSTER_IX 1
218#define CCI400_SL_IFACE4_CLUSTER_IX 0
219
Juan Castillo21b04192014-08-12 17:24:30 +0100220/*******************************************************************************
221 * SCP <=> AP boot configuration
222 ******************************************************************************/
223#define SCP_BOOT_CFG_ADDR 0x04000080
224#define PRIMARY_CPU_SHIFT 8
225#define PRIMARY_CPU_MASK 0xf
226
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100227#endif /* __JUNO_DEF_H__ */