blob: 15296ed8fa11a5fbdb18ba569519c58239a6b05c [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
2 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __JUNO_DEF_H__
32#define __JUNO_DEF_H__
33
34/* Special value used to verify platform parameters from BL2 to BL3-1 */
35#define JUNO_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
36
Sandrine Bailleux798140d2014-07-17 16:06:39 +010037/*******************************************************************************
38 * Juno memory map related constants
39 ******************************************************************************/
40#define MHU_SECURE_BASE 0x04000000
41#define MHU_SECURE_SIZE 0x00001000
42
43#define MHU_PAYLOAD_CACHED 0
44
45#define TRUSTED_MAILBOXES_BASE MHU_SECURE_BASE
46#define TRUSTED_MAILBOX_SHIFT 4
47
48#define EMMC_BASE 0x0c000000
49#define EMMC_SIZE 0x04000000
50
51#define PSRAM_BASE 0x14000000
52#define PSRAM_SIZE 0x02000000
53
54#define IOFPGA_BASE 0x1c000000
55#define IOFPGA_SIZE 0x03000000
56
57#define NSROM_BASE 0x1f000000
58#define NSROM_SIZE 0x00001000
59
60/* Following covers Columbus Peripherals excluding NSROM and NSRAM */
61#define DEVICE0_BASE 0x20000000
62#define DEVICE0_SIZE 0x0e000000
63#define MHU_BASE 0x2b1f0000
64
65#define NSRAM_BASE 0x2e000000
66#define NSRAM_SIZE 0x00008000
67
68/* Following covers Juno Peripherals and PCIe expansion area */
69#define DEVICE1_BASE 0x40000000
70#define DEVICE1_SIZE 0x40000000
71#define PCIE_CONTROL_BASE 0x7ff20000
72
73#define DRAM_BASE 0x80000000
74#define DRAM_SIZE 0x80000000
75
76/* Memory mapped Generic timer interfaces */
77#define SYS_CNTCTL_BASE 0x2a430000
78#define SYS_CNTREAD_BASE 0x2a800000
79#define SYS_TIMCTL_BASE 0x2a810000
80
81/* V2M motherboard system registers & offsets */
82#define VE_SYSREGS_BASE 0x1c010000
83#define V2M_SYS_LED 0x8
84
85/*
86 * V2M sysled bit definitions. The values written to this
87 * register are defined in arch.h & runtime_svc.h. Only
88 * used by the primary cpu to diagnose any cold boot issues.
89 *
90 * SYS_LED[0] - Security state (S=0/NS=1)
91 * SYS_LED[2:1] - Exception Level (EL3-EL0)
92 * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
93 *
94 */
95#define SYS_LED_SS_SHIFT 0x0
96#define SYS_LED_EL_SHIFT 0x1
97#define SYS_LED_EC_SHIFT 0x3
98
99/*******************************************************************************
100 * GIC-400 & interrupt handling related constants
101 ******************************************************************************/
102#define GICD_BASE 0x2c010000
103#define GICC_BASE 0x2c02f000
104#define GICH_BASE 0x2c04f000
105#define GICV_BASE 0x2c06f000
106
107#define IRQ_MHU 69
108#define IRQ_GPU_SMMU_0 71
109#define IRQ_GPU_SMMU_1 73
110#define IRQ_ETR_SMMU 75
111#define IRQ_TZC400 80
112#define IRQ_TZ_WDOG 86
113
Sandrine Bailleux1fe43362014-07-17 09:56:29 +0100114#define IRQ_SEC_PHY_TIMER 29
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100115#define IRQ_SEC_SGI_0 8
116#define IRQ_SEC_SGI_1 9
117#define IRQ_SEC_SGI_2 10
118#define IRQ_SEC_SGI_3 11
119#define IRQ_SEC_SGI_4 12
120#define IRQ_SEC_SGI_5 13
121#define IRQ_SEC_SGI_6 14
122#define IRQ_SEC_SGI_7 15
123#define IRQ_SEC_SGI_8 16
124
125/*******************************************************************************
126 * PL011 related constants
127 ******************************************************************************/
128/* FPGA UART0 */
129#define PL011_UART0_BASE 0x1c090000
130/* FPGA UART1 */
131#define PL011_UART1_BASE 0x1c0a0000
132/* SoC UART0 */
133#define PL011_UART2_BASE 0x7ff80000
134/* SoC UART1 */
135#define PL011_UART3_BASE 0x7ff70000
136
137#define PL011_BAUDRATE 115200
138
139#define PL011_UART0_CLK_IN_HZ 24000000
140#define PL011_UART1_CLK_IN_HZ 24000000
Soby Mathewf797cea2014-08-21 15:20:27 +0100141#define PL011_UART2_CLK_IN_HZ 7273800
142#define PL011_UART3_CLK_IN_HZ 7273800
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100143
144/*******************************************************************************
145 * NIC-400 related constants
146 ******************************************************************************/
147
148/* CSS NIC-400 Global Programmers View (GPV) */
149#define CSS_NIC400_BASE 0x2a000000
150
151/* The slave_bootsecure controls access to GPU, DMC and CS. */
152#define CSS_NIC400_SLAVE_BOOTSECURE 8
153
154/* SoC NIC-400 Global Programmers View (GPV) */
155#define SOC_NIC400_BASE 0x7fd00000
156
157#define SOC_NIC400_USB_EHCI 0
158#define SOC_NIC400_TLX_MASTER 1
159#define SOC_NIC400_USB_OHCI 2
160#define SOC_NIC400_PL354_SMC 3
161/*
162 * The apb4_bridge controls access to:
163 * - the PCIe configuration registers
164 * - the MMU units for USB, HDLCD and DMA
165 */
166#define SOC_NIC400_APB4_BRIDGE 4
167/*
168 * The bootsec_bridge controls access to a bunch of peripherals, e.g. the UARTs.
169 */
170#define SOC_NIC400_BOOTSEC_BRIDGE 5
171#define SOC_NIC400_BOOTSEC_BRIDGE_UART1 (1 << 12)
172
173/*******************************************************************************
174 * TZC-400 related constants
175 ******************************************************************************/
176#define TZC400_BASE 0x2a4a0000
177
178#define TZC400_NSAID_CCI400 0 /* Note: Same as default NSAID!! */
179#define TZC400_NSAID_PCIE 1
180#define TZC400_NSAID_HDLCD0 2
181#define TZC400_NSAID_HDLCD1 3
182#define TZC400_NSAID_USB 4
183#define TZC400_NSAID_DMA330 5
184#define TZC400_NSAID_THINLINKS 6
185#define TZC400_NSAID_AP 9
186#define TZC400_NSAID_GPU 10
187#define TZC400_NSAID_SCP 11
188#define TZC400_NSAID_CORESIGHT 12
189
190/*******************************************************************************
191 * CCI-400 related constants
192 ******************************************************************************/
193#define CCI400_BASE 0x2c090000
194#define CCI400_SL_IFACE3_CLUSTER_IX 1
195#define CCI400_SL_IFACE4_CLUSTER_IX 0
196
Juan Castillo21b04192014-08-12 17:24:30 +0100197/*******************************************************************************
198 * SCP <=> AP boot configuration
199 ******************************************************************************/
200#define SCP_BOOT_CFG_ADDR 0x04000080
201#define PRIMARY_CPU_SHIFT 8
202#define PRIMARY_CPU_MASK 0xf
203
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100204#endif /* __JUNO_DEF_H__ */