blob: 27ddcd0e307e68e9b19fa8c6909191b473b151ec [file] [log] [blame]
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +03001/*
2 * Copyright (C) 2018 Marvell International Ltd.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 * https://spdx.org/licenses
6 */
7
8/* Marvell CP110 SoC COMPHY unit driver */
9
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +000010#ifndef COMPHY_CP110_H
11#define COMPHY_CP110_H
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +030012
13#define SD_ADDR(base, lane) (base + 0x1000 * lane)
14#define HPIPE_ADDR(base, lane) (SD_ADDR(base, lane) + 0x800)
15#define COMPHY_ADDR(base, lane) (base + 0x28 * lane)
16
17#define MAX_NUM_OF_FFE 8
18#define RX_TRAINING_TIMEOUT 500
19
20/* Comphy registers */
21#define COMMON_PHY_CFG1_REG 0x0
22#define COMMON_PHY_CFG1_PWR_UP_OFFSET 1
23#define COMMON_PHY_CFG1_PWR_UP_MASK \
24 (0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET)
25#define COMMON_PHY_CFG1_PIPE_SELECT_OFFSET 2
26#define COMMON_PHY_CFG1_PIPE_SELECT_MASK \
27 (0x1 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET)
28#define COMMON_PHY_CFG1_CORE_RSTN_OFFSET 13
29#define COMMON_PHY_CFG1_CORE_RSTN_MASK \
30 (0x1 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET)
31#define COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET 14
32#define COMMON_PHY_CFG1_PWR_ON_RESET_MASK \
33 (0x1 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET)
34#define COMMON_PHY_PHY_MODE_OFFSET 15
35#define COMMON_PHY_PHY_MODE_MASK \
36 (0x1 << COMMON_PHY_PHY_MODE_OFFSET)
37
38#define COMMON_PHY_CFG6_REG 0x14
39#define COMMON_PHY_CFG6_IF_40_SEL_OFFSET 18
40#define COMMON_PHY_CFG6_IF_40_SEL_MASK \
41 (0x1 << COMMON_PHY_CFG6_IF_40_SEL_OFFSET)
42
43#define COMMON_PHY_CFG6_REG 0x14
44#define COMMON_PHY_CFG6_IF_40_SEL_OFFSET 18
45#define COMMON_PHY_CFG6_IF_40_SEL_MASK \
46 (0x1 << COMMON_PHY_CFG6_IF_40_SEL_OFFSET)
47
48#define COMMON_SELECTOR_PHY_REG_OFFSET 0x140
49#define COMMON_SELECTOR_PIPE_REG_OFFSET 0x144
50#define COMMON_SELECTOR_COMPHY_MASK 0xf
51#define COMMON_SELECTOR_COMPHYN_FIELD_WIDTH 4
52#define COMMON_SELECTOR_COMPHYN_SATA 0x4
53#define COMMON_SELECTOR_PIPE_COMPHY_PCIE 0x4
54#define COMMON_SELECTOR_PIPE_COMPHY_USBH 0x1
55#define COMMON_SELECTOR_PIPE_COMPHY_USBD 0x2
56
57/* SGMII/HS-SGMII/SFI/RXAUI */
58#define COMMON_SELECTOR_COMPHY0_1_2_NETWORK 0x1
59#define COMMON_SELECTOR_COMPHY3_RXAUI 0x1
60#define COMMON_SELECTOR_COMPHY3_SGMII 0x2
61#define COMMON_SELECTOR_COMPHY4_PORT1 0x1
62#define COMMON_SELECTOR_COMPHY4_ALL_OTHERS 0x2
63#define COMMON_SELECTOR_COMPHY5_RXAUI 0x2
64#define COMMON_SELECTOR_COMPHY5_SGMII 0x1
65
66#define COMMON_PHY_SD_CTRL1 0x148
67#define COMMON_PHY_SD_CTRL1_COMPHY_0_PORT_OFFSET 0
68#define COMMON_PHY_SD_CTRL1_COMPHY_1_PORT_OFFSET 4
69#define COMMON_PHY_SD_CTRL1_COMPHY_2_PORT_OFFSET 8
70#define COMMON_PHY_SD_CTRL1_COMPHY_3_PORT_OFFSET 12
71#define COMMON_PHY_SD_CTRL1_COMPHY_0_3_PORT_MASK 0xFFFF
72#define COMMON_PHY_SD_CTRL1_COMPHY_0_1_PORT_MASK 0xFF
73#define COMMON_PHY_SD_CTRL1_PCIE_X4_EN_OFFSET 24
74#define COMMON_PHY_SD_CTRL1_PCIE_X4_EN_MASK \
75 (0x1 << COMMON_PHY_SD_CTRL1_PCIE_X4_EN_OFFSET)
76#define COMMON_PHY_SD_CTRL1_PCIE_X2_EN_OFFSET 25
77#define COMMON_PHY_SD_CTRL1_PCIE_X2_EN_MASK \
78 (0x1 << COMMON_PHY_SD_CTRL1_PCIE_X2_EN_OFFSET)
79#define COMMON_PHY_SD_CTRL1_RXAUI1_OFFSET 26
80#define COMMON_PHY_SD_CTRL1_RXAUI1_MASK \
81 (0x1 << COMMON_PHY_SD_CTRL1_RXAUI1_OFFSET)
82#define COMMON_PHY_SD_CTRL1_RXAUI0_OFFSET 27
83#define COMMON_PHY_SD_CTRL1_RXAUI0_MASK \
84 (0x1 << COMMON_PHY_SD_CTRL1_RXAUI0_OFFSET)
85
86/* DFX register */
87#define DFX_BASE (0x400000)
88#define DFX_DEV_GEN_CTRL12_REG (0x280)
89#define DFX_DEV_GEN_PCIE_CLK_SRC_MUX (0x3)
90#define DFX_DEV_GEN_PCIE_CLK_SRC_OFFSET 7
91#define DFX_DEV_GEN_PCIE_CLK_SRC_MASK \
92 (0x3 << DFX_DEV_GEN_PCIE_CLK_SRC_OFFSET)
93
94/* SerDes IP registers */
95#define SD_EXTERNAL_CONFIG0_REG 0
96#define SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET 1
97#define SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK \
98 (1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET)
99#define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET 3
100#define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK \
101 (0xf << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET)
102#define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET 7
103#define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK \
104 (0xf << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET)
105#define SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET 11
106#define SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK \
107 (1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET)
108#define SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET 12
109#define SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK \
110 (1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET)
111#define SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET 14
112#define SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK \
113 (1 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET)
114#define SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET 15
115#define SD_EXTERNAL_CONFIG0_MEDIA_MODE_MASK \
116 (0x1 << SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET)
117
118#define SD_EXTERNAL_CONFIG1_REG 0x4
Marcin Wojtas779fd462019-09-09 03:38:18 +0200119#define SD_EXTERNAL_CONFIG1_TX_IDLE_OFFSET 2
120#define SD_EXTERNAL_CONFIG1_TX_IDLE_MASK \
121 (0x1 << SD_EXTERNAL_CONFIG1_TX_IDLE_OFFSET)
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300122#define SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET 3
123#define SD_EXTERNAL_CONFIG1_RESET_IN_MASK \
124 (0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET)
125#define SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET 4
126#define SD_EXTERNAL_CONFIG1_RX_INIT_MASK \
127 (0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET)
128#define SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET 5
129#define SD_EXTERNAL_CONFIG1_RESET_CORE_MASK \
130 (0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET)
131#define SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET 6
132#define SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK \
133 (0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET)
134
135#define SD_EXTERNAL_CONFIG2_REG 0x8
136#define SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET 4
137#define SD_EXTERNAL_CONFIG2_PIN_DFE_EN_MASK \
138 (0x1 << SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET)
139#define SD_EXTERNAL_CONFIG2_SSC_ENABLE_OFFSET 7
140#define SD_EXTERNAL_CONFIG2_SSC_ENABLE_MASK \
141 (0x1 << SD_EXTERNAL_CONFIG2_SSC_ENABLE_OFFSET)
142
143#define SD_EXTERNAL_STATUS_REG 0xc
144#define SD_EXTERNAL_STATUS_START_RX_TRAINING_OFFSET 7
145#define SD_EXTERNAL_STATUS_START_RX_TRAINING_MASK \
146 (1 << SD_EXTERNAL_STATUS_START_RX_TRAINING_OFFSET)
147
148#define SD_EXTERNAL_STATUS0_REG 0x18
149#define SD_EXTERNAL_STATUS0_PLL_TX_OFFSET 2
150#define SD_EXTERNAL_STATUS0_PLL_TX_MASK \
151 (0x1 << SD_EXTERNAL_STATUS0_PLL_TX_OFFSET)
152#define SD_EXTERNAL_STATUS0_PLL_RX_OFFSET 3
153#define SD_EXTERNAL_STATUS0_PLL_RX_MASK \
154 (0x1 << SD_EXTERNAL_STATUS0_PLL_RX_OFFSET)
155#define SD_EXTERNAL_STATUS0_RX_INIT_OFFSET 4
156#define SD_EXTERNAL_STATUS0_RX_INIT_MASK \
157 (0x1 << SD_EXTERNAL_STATUS0_RX_INIT_OFFSET)
158
159#define SD_EXTERNAL_STATAUS1_REG 0x1c
160#define SD_EXTERNAL_STATAUS1_REG_RX_TRAIN_COMP_OFFSET 0
161#define SD_EXTERNAL_STATAUS1_REG_RX_TRAIN_COMP_MASK \
162 (1 << SD_EXTERNAL_STATAUS1_REG_RX_TRAIN_COMP_OFFSET)
163#define SD_EXTERNAL_STATAUS1_REG_RX_TRAIN_FAILED_OFFSET 1
164#define SD_EXTERNAL_STATAUS1_REG_RX_TRAIN_FAILED_MASK \
165 (1 << SD_EXTERNAL_STATAUS1_REG_RX_TRAIN_FAILED_OFFSET)
166
167/* HPIPE registers */
168#define HPIPE_PWR_PLL_REG 0x4
169#define HPIPE_PWR_PLL_REF_FREQ_OFFSET 0
170#define HPIPE_PWR_PLL_REF_FREQ_MASK \
171 (0x1f << HPIPE_PWR_PLL_REF_FREQ_OFFSET)
172#define HPIPE_PWR_PLL_PHY_MODE_OFFSET 5
173#define HPIPE_PWR_PLL_PHY_MODE_MASK \
174 (0x7 << HPIPE_PWR_PLL_PHY_MODE_OFFSET)
175
176#define HPIPE_CAL_REG1_REG 0xc
177#define HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET 10
178#define HPIPE_CAL_REG_1_EXT_TXIMP_MASK \
179 (0x1f << HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET)
180#define HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET 15
181#define HPIPE_CAL_REG_1_EXT_TXIMP_EN_MASK \
182 (0x1 << HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET)
183
184#define HPIPE_SQUELCH_FFE_SETTING_REG 0x18
185#define HPIPE_SQUELCH_THRESH_IN_OFFSET 8
186#define HPIPE_SQUELCH_THRESH_IN_MASK \
187 (0xf << HPIPE_SQUELCH_THRESH_IN_OFFSET)
188#define HPIPE_SQUELCH_DETECTED_OFFSET 14
189#define HPIPE_SQUELCH_DETECTED_MASK \
190 (0x1 << HPIPE_SQUELCH_DETECTED_OFFSET)
191
192#define HPIPE_DFE_REG0 0x1c
193#define HPIPE_DFE_RES_FORCE_OFFSET 15
194#define HPIPE_DFE_RES_FORCE_MASK \
195 (0x1 << HPIPE_DFE_RES_FORCE_OFFSET)
196
197#define HPIPE_DFE_F3_F5_REG 0x28
198#define HPIPE_DFE_F3_F5_DFE_EN_OFFSET 14
199#define HPIPE_DFE_F3_F5_DFE_EN_MASK \
200 (0x1 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET)
201#define HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET 15
202#define HPIPE_DFE_F3_F5_DFE_CTRL_MASK \
203 (0x1 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET)
204
Grzegorz Jaszczyk2ed16f52018-06-29 18:00:33 +0200205#define HPIPE_ADAPTED_DFE_COEFFICIENT_1_REG 0x30
206#define HPIPE_ADAPTED_DFE_RES_OFFSET 13
207#define HPIPE_ADAPTED_DFE_RES_MASK \
208 (0x3 << HPIPE_ADAPTED_DFE_RES_OFFSET)
209
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300210#define HPIPE_G1_SET_0_REG 0x34
211#define HPIPE_G1_SET_0_G1_TX_AMP_OFFSET 1
212#define HPIPE_G1_SET_0_G1_TX_AMP_MASK \
213 (0x1f << HPIPE_G1_SET_0_G1_TX_AMP_OFFSET)
214#define HPIPE_G1_SET_0_G1_TX_AMP_ADJ_OFFSET 6
215#define HPIPE_G1_SET_0_G1_TX_AMP_ADJ_MASK \
216 (0x1 << HPIPE_G1_SET_0_G1_TX_AMP_ADJ_OFFSET)
217#define HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET 7
218#define HPIPE_G1_SET_0_G1_TX_EMPH1_MASK \
219 (0xf << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET)
220#define HPIPE_G1_SET_0_G1_TX_EMPH1_EN_OFFSET 11
221#define HPIPE_G1_SET_0_G1_TX_EMPH1_EN_MASK \
222 (0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_EN_OFFSET)
223
224#define HPIPE_G1_SET_1_REG 0x38
225#define HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET 0
226#define HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK \
227 (0x7 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET)
Grzegorz Jaszczyka91ea622018-07-16 12:18:03 +0200228#define HPIPE_G1_SET_1_G1_RX_SELMUPF_OFFSET 3
229#define HPIPE_G1_SET_1_G1_RX_SELMUPF_MASK \
230 (0x7 << HPIPE_G1_SET_1_G1_RX_SELMUPF_OFFSET)
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300231#define HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET 6
232#define HPIPE_G1_SET_1_G1_RX_SELMUFI_MASK \
233 (0x3 << HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET)
234#define HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET 8
235#define HPIPE_G1_SET_1_G1_RX_SELMUFF_MASK \
236 (0x3 << HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET)
237#define HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET 10
238#define HPIPE_G1_SET_1_G1_RX_DFE_EN_MASK \
239 (0x1 << HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET)
240#define HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET 11
241#define HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_MASK \
242 (0x3 << HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET)
243
244#define HPIPE_G2_SET_0_REG 0x3c
245#define HPIPE_G2_SET_0_G2_TX_AMP_OFFSET 1
246#define HPIPE_G2_SET_0_G2_TX_AMP_MASK \
247 (0x1f << HPIPE_G2_SET_0_G2_TX_AMP_OFFSET)
248#define HPIPE_G2_SET_0_G2_TX_AMP_ADJ_OFFSET 6
249#define HPIPE_G2_SET_0_G2_TX_AMP_ADJ_MASK \
250 (0x1 << HPIPE_G2_SET_0_G2_TX_AMP_ADJ_OFFSET)
251#define HPIPE_G2_SET_0_G2_TX_EMPH1_OFFSET 7
252#define HPIPE_G2_SET_0_G2_TX_EMPH1_MASK \
253 (0xf << HPIPE_G2_SET_0_G2_TX_EMPH1_OFFSET)
254#define HPIPE_G2_SET_0_G2_TX_EMPH1_EN_OFFSET 11
255#define HPIPE_G2_SET_0_G2_TX_EMPH1_EN_MASK \
256 (0x1 << HPIPE_G2_SET_0_G2_TX_EMPH1_EN_OFFSET)
257
258#define HPIPE_G2_SET_1_REG 0x40
259#define HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET 0
260#define HPIPE_G2_SET_1_G2_RX_SELMUPI_MASK \
261 (0x7 << HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET)
Grzegorz Jaszczyka91ea622018-07-16 12:18:03 +0200262#define HPIPE_G2_SET_1_G2_RX_SELMUPF_OFFSET 3
263#define HPIPE_G2_SET_1_G2_RX_SELMUPF_MASK \
264 (0x7 << HPIPE_G2_SET_1_G2_RX_SELMUPF_OFFSET)
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300265#define HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET 6
266#define HPIPE_G2_SET_1_G2_RX_SELMUFI_MASK \
267 (0x3 << HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET)
268#define HPIPE_G2_SET_1_G2_RX_SELMUFF_OFFSET 8
269#define HPIPE_G2_SET_1_G2_RX_SELMUFF_MASK \
270 (0x3 << HPIPE_G2_SET_1_G2_RX_SELMUFF_OFFSET)
271#define HPIPE_G2_SET_1_G2_RX_DFE_EN_OFFSET 10
272#define HPIPE_G2_SET_1_G2_RX_DFE_EN_MASK \
273 (0x1 << HPIPE_G2_SET_1_G2_RX_DFE_EN_OFFSET)
274#define HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_OFFSET 11
275#define HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_MASK \
276 (0x3 << HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_OFFSET)
277
278#define HPIPE_G3_SET_0_REG 0x44
279#define HPIPE_G3_SET_0_G3_TX_AMP_OFFSET 1
280#define HPIPE_G3_SET_0_G3_TX_AMP_MASK \
281 (0x1f << HPIPE_G3_SET_0_G3_TX_AMP_OFFSET)
282#define HPIPE_G3_SET_0_G3_TX_AMP_ADJ_OFFSET 6
283#define HPIPE_G3_SET_0_G3_TX_AMP_ADJ_MASK \
284 (0x1 << HPIPE_G3_SET_0_G3_TX_AMP_ADJ_OFFSET)
285#define HPIPE_G3_SET_0_G3_TX_EMPH1_OFFSET 7
286#define HPIPE_G3_SET_0_G3_TX_EMPH1_MASK \
287 (0xf << HPIPE_G3_SET_0_G3_TX_EMPH1_OFFSET)
288#define HPIPE_G3_SET_0_G3_TX_EMPH1_EN_OFFSET 11
289#define HPIPE_G3_SET_0_G3_TX_EMPH1_EN_MASK \
290 (0x1 << HPIPE_G3_SET_0_G3_TX_EMPH1_EN_OFFSET)
291#define HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_OFFSET 12
292#define HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_MASK \
293 (0x7 << HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_OFFSET)
294#define HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_OFFSET 15
295#define HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_MASK \
296 (0x1 << HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_OFFSET)
297
298#define HPIPE_G3_SET_1_REG 0x48
299#define HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET 0
300#define HPIPE_G3_SET_1_G3_RX_SELMUPI_MASK \
301 (0x7 << HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET)
302#define HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET 3
303#define HPIPE_G3_SET_1_G3_RX_SELMUPF_MASK \
304 (0x7 << HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET)
305#define HPIPE_G3_SET_1_G3_RX_SELMUFI_OFFSET 6
306#define HPIPE_G3_SET_1_G3_RX_SELMUFI_MASK \
307 (0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFI_OFFSET)
308#define HPIPE_G3_SET_1_G3_RX_SELMUFF_OFFSET 8
309#define HPIPE_G3_SET_1_G3_RX_SELMUFF_MASK \
310 (0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFF_OFFSET)
311#define HPIPE_G3_SET_1_G3_RX_DFE_EN_OFFSET 10
312#define HPIPE_G3_SET_1_G3_RX_DFE_EN_MASK \
313 (0x1 << HPIPE_G3_SET_1_G3_RX_DFE_EN_OFFSET)
314#define HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_OFFSET 11
315#define HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_MASK \
316 (0x3 << HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_OFFSET)
317#define HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET 13
318#define HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_MASK \
319 (0x1 << HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET)
320
321#define HPIPE_PHY_TEST_CONTROL_REG 0x54
322#define HPIPE_PHY_TEST_PATTERN_SEL_OFFSET 4
323#define HPIPE_PHY_TEST_PATTERN_SEL_MASK \
324 (0xf << HPIPE_PHY_TEST_PATTERN_SEL_OFFSET)
325#define HPIPE_PHY_TEST_RESET_OFFSET 14
326#define HPIPE_PHY_TEST_RESET_MASK \
327 (0x1 << HPIPE_PHY_TEST_RESET_OFFSET)
328#define HPIPE_PHY_TEST_EN_OFFSET 15
329#define HPIPE_PHY_TEST_EN_MASK \
330 (0x1 << HPIPE_PHY_TEST_EN_OFFSET)
331
332#define HPIPE_PHY_TEST_DATA_REG 0x6c
333#define HPIPE_PHY_TEST_DATA_OFFSET 0
334#define HPIPE_PHY_TEST_DATA_MASK \
335 (0xffff << HPIPE_PHY_TEST_DATA_OFFSET)
336
Grzegorz Jaszczyk2ed16f52018-06-29 18:00:33 +0200337#define HPIPE_PHY_TEST_PRBS_ERROR_COUNTER_1_REG 0x80
338
339#define HPIPE_PHY_TEST_OOB_0_REGISTER 0x84
340#define HPIPE_PHY_PT_OOB_EN_OFFSET 14
341#define HPIPE_PHY_PT_OOB_EN_MASK \
342 (0x1 << HPIPE_PHY_PT_OOB_EN_OFFSET)
343#define HPIPE_PHY_TEST_PT_TESTMODE_OFFSET 12
344#define HPIPE_PHY_TEST_PT_TESTMODE_MASK \
345 (0x3 << HPIPE_PHY_TEST_PT_TESTMODE_OFFSET)
346
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300347#define HPIPE_LOOPBACK_REG 0x8c
348#define HPIPE_LOOPBACK_SEL_OFFSET 1
349#define HPIPE_LOOPBACK_SEL_MASK \
350 (0x7 << HPIPE_LOOPBACK_SEL_OFFSET)
351#define HPIPE_CDR_LOCK_OFFSET 7
352#define HPIPE_CDR_LOCK_MASK \
353 (0x1 << HPIPE_CDR_LOCK_OFFSET)
354#define HPIPE_CDR_LOCK_DET_EN_OFFSET 8
355#define HPIPE_CDR_LOCK_DET_EN_MASK \
356 (0x1 << HPIPE_CDR_LOCK_DET_EN_OFFSET)
357
358#define HPIPE_INTERFACE_REG 0x94
359#define HPIPE_INTERFACE_GEN_MAX_OFFSET 10
360#define HPIPE_INTERFACE_GEN_MAX_MASK \
361 (0x3 << HPIPE_INTERFACE_GEN_MAX_OFFSET)
362#define HPIPE_INTERFACE_DET_BYPASS_OFFSET 12
363#define HPIPE_INTERFACE_DET_BYPASS_MASK \
364 (0x1 << HPIPE_INTERFACE_DET_BYPASS_OFFSET)
365#define HPIPE_INTERFACE_LINK_TRAIN_OFFSET 14
366#define HPIPE_INTERFACE_LINK_TRAIN_MASK \
367 (0x1 << HPIPE_INTERFACE_LINK_TRAIN_OFFSET)
368
369#define HPIPE_G1_SET_2_REG 0xf4
370#define HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET 0
371#define HPIPE_G1_SET_2_G1_TX_EMPH0_MASK \
372 (0xf << HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET)
373#define HPIPE_G1_SET_2_G1_TX_EMPH0_EN_OFFSET 4
374#define HPIPE_G1_SET_2_G1_TX_EMPH0_EN_MASK \
375 (0x1 << HPIPE_G1_SET_2_G1_TX_EMPH0_EN_OFFSET)
376
377#define HPIPE_G2_SET_2_REG 0xf8
Grzegorz Jaszczyk2ed16f52018-06-29 18:00:33 +0200378#define HPIPE_G2_SET_2_G2_TX_EMPH0_OFFSET 0
379#define HPIPE_G2_SET_2_G2_TX_EMPH0_MASK \
380 (0xf << HPIPE_G2_SET_2_G2_TX_EMPH0_OFFSET)
381#define HPIPE_G2_SET_2_G2_TX_EMPH0_EN_OFFSET 4
382#define HPIPE_G2_SET_2_G2_TX_EMPH0_EN_MASK \
383 (0x1 << HPIPE_G2_SET_2_G2_TX_EMPH0_EN_OFFSET)
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300384#define HPIPE_G2_TX_SSC_AMP_OFFSET 9
385#define HPIPE_G2_TX_SSC_AMP_MASK \
386 (0x7f << HPIPE_G2_TX_SSC_AMP_OFFSET)
387
Grzegorz Jaszczyk2ed16f52018-06-29 18:00:33 +0200388#define HPIPE_G3_SET_2_REG 0xfc
389#define HPIPE_G3_SET_2_G3_TX_EMPH0_OFFSET 0
390#define HPIPE_G3_SET_2_G3_TX_EMPH0_MASK \
391 (0xf << HPIPE_G3_SET_2_G3_TX_EMPH0_OFFSET)
392#define HPIPE_G3_SET_2_G3_TX_EMPH0_EN_OFFSET 4
393#define HPIPE_G3_SET_2_G3_TX_EMPH0_EN_MASK \
394 (0x1 << HPIPE_G3_SET_2_G3_TX_EMPH0_EN_OFFSET)
395#define HPIPE_G3_TX_SSC_AMP_OFFSET 9
396#define HPIPE_G3_TX_SSC_AMP_MASK \
397 (0x7f << HPIPE_G3_TX_SSC_AMP_OFFSET)
398
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300399#define HPIPE_VDD_CAL_0_REG 0x108
400#define HPIPE_CAL_VDD_CONT_MODE_OFFSET 15
401#define HPIPE_CAL_VDD_CONT_MODE_MASK \
402 (0x1 << HPIPE_CAL_VDD_CONT_MODE_OFFSET)
403
404#define HPIPE_VDD_CAL_CTRL_REG 0x114
405#define HPIPE_EXT_SELLV_RXSAMPL_OFFSET 5
406#define HPIPE_EXT_SELLV_RXSAMPL_MASK \
407 (0x1f << HPIPE_EXT_SELLV_RXSAMPL_OFFSET)
408
409#define HPIPE_PCIE_REG0 0x120
410#define HPIPE_PCIE_IDLE_SYNC_OFFSET 12
411#define HPIPE_PCIE_IDLE_SYNC_MASK \
412 (0x1 << HPIPE_PCIE_IDLE_SYNC_OFFSET)
413#define HPIPE_PCIE_SEL_BITS_OFFSET 13
414#define HPIPE_PCIE_SEL_BITS_MASK \
415 (0x3 << HPIPE_PCIE_SEL_BITS_OFFSET)
416
417#define HPIPE_LANE_ALIGN_REG 0x124
418#define HPIPE_LANE_ALIGN_OFF_OFFSET 12
419#define HPIPE_LANE_ALIGN_OFF_MASK \
420 (0x1 << HPIPE_LANE_ALIGN_OFF_OFFSET)
421
422#define HPIPE_MISC_REG 0x13C
423#define HPIPE_MISC_CLK100M_125M_OFFSET 4
424#define HPIPE_MISC_CLK100M_125M_MASK \
425 (0x1 << HPIPE_MISC_CLK100M_125M_OFFSET)
426#define HPIPE_MISC_ICP_FORCE_OFFSET 5
427#define HPIPE_MISC_ICP_FORCE_MASK \
428 (0x1 << HPIPE_MISC_ICP_FORCE_OFFSET)
429#define HPIPE_MISC_TXDCLK_2X_OFFSET 6
430#define HPIPE_MISC_TXDCLK_2X_MASK \
431 (0x1 << HPIPE_MISC_TXDCLK_2X_OFFSET)
432#define HPIPE_MISC_CLK500_EN_OFFSET 7
433#define HPIPE_MISC_CLK500_EN_MASK \
434 (0x1 << HPIPE_MISC_CLK500_EN_OFFSET)
435#define HPIPE_MISC_REFCLK_SEL_OFFSET 10
436#define HPIPE_MISC_REFCLK_SEL_MASK \
437 (0x1 << HPIPE_MISC_REFCLK_SEL_OFFSET)
438
439#define HPIPE_RX_CONTROL_1_REG 0x140
440#define HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET 11
441#define HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK \
442 (0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET)
443#define HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET 12
444#define HPIPE_RX_CONTROL_1_CLK8T_EN_MASK \
445 (0x1 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET)
446
447#define HPIPE_PWR_CTR_REG 0x148
448#define HPIPE_PWR_CTR_RST_DFE_OFFSET 0
449#define HPIPE_PWR_CTR_RST_DFE_MASK \
450 (0x1 << HPIPE_PWR_CTR_RST_DFE_OFFSET)
451#define HPIPE_PWR_CTR_SFT_RST_OFFSET 10
452#define HPIPE_PWR_CTR_SFT_RST_MASK \
453 (0x1 << HPIPE_PWR_CTR_SFT_RST_OFFSET)
454
455#define HPIPE_SPD_DIV_FORCE_REG 0x154
456#define HPIPE_TXDIGCK_DIV_FORCE_OFFSET 7
457#define HPIPE_TXDIGCK_DIV_FORCE_MASK \
458 (0x1 << HPIPE_TXDIGCK_DIV_FORCE_OFFSET)
459#define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_OFFSET 8
460#define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_MASK \
461 (0x3 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_OFFSET)
462#define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_OFFSET 10
463#define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_MASK \
464 (0x1 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_OFFSET)
465#define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_OFFSET 13
466#define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_MASK \
467 (0x3 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_OFFSET)
468#define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_OFFSET 15
469#define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_MASK \
470 (0x1 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_OFFSET)
471
Grzegorz Jaszczyk2ed16f52018-06-29 18:00:33 +0200472/* HPIPE_RX_CLK_ALIGN90_AND_TX_IDLE_CALIBRATION_CTRL_REG */
473#define HPIPE_RX_CLK_ALIGN90_AND_TX_IDLE_CALIB_CTRL_REG 0x168
474#define HPIPE_CAL_RXCLKALIGN_90_EXT_EN_OFFSET 15
475#define HPIPE_CAL_RXCLKALIGN_90_EXT_EN_MASK \
476 (0x1 << HPIPE_CAL_RXCLKALIGN_90_EXT_EN_OFFSET)
477#define HPIPE_CAL_OS_PH_EXT_OFFSET 8
478#define HPIPE_CAL_OS_PH_EXT_MASK \
479 (0x7f << HPIPE_CAL_OS_PH_EXT_OFFSET)
480
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300481#define HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG 0x16C
482#define HPIPE_RX_SAMPLER_OS_GAIN_OFFSET 6
483#define HPIPE_RX_SAMPLER_OS_GAIN_MASK \
484 (0x3 << HPIPE_RX_SAMPLER_OS_GAIN_OFFSET)
485#define HPIPE_SMAPLER_OFFSET 12
486#define HPIPE_SMAPLER_MASK \
487 (0x1 << HPIPE_SMAPLER_OFFSET)
488
489#define HPIPE_TX_REG1_REG 0x174
490#define HPIPE_TX_REG1_TX_EMPH_RES_OFFSET 5
491#define HPIPE_TX_REG1_TX_EMPH_RES_MASK \
492 (0x3 << HPIPE_TX_REG1_TX_EMPH_RES_OFFSET)
493#define HPIPE_TX_REG1_SLC_EN_OFFSET 10
494#define HPIPE_TX_REG1_SLC_EN_MASK \
495 (0x3f << HPIPE_TX_REG1_SLC_EN_OFFSET)
496
497#define HPIPE_PWR_CTR_DTL_REG 0x184
498#define HPIPE_PWR_CTR_DTL_SQ_DET_EN_OFFSET 0
499#define HPIPE_PWR_CTR_DTL_SQ_DET_EN_MASK \
500 (0x1 << HPIPE_PWR_CTR_DTL_SQ_DET_EN_OFFSET)
501#define HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_OFFSET 1
502#define HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_MASK \
503 (0x1 << HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_OFFSET)
504#define HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET 2
505#define HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK \
506 (0x1 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET)
507#define HPIPE_PWR_CTR_DTL_CLAMPING_SEL_OFFSET 4
508#define HPIPE_PWR_CTR_DTL_CLAMPING_SEL_MASK \
509 (0x7 << HPIPE_PWR_CTR_DTL_CLAMPING_SEL_OFFSET)
510#define HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_OFFSET 10
511#define HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_MASK \
512 (0x1 << HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_OFFSET)
513#define HPIPE_PWR_CTR_DTL_CLK_MODE_OFFSET 12
514#define HPIPE_PWR_CTR_DTL_CLK_MODE_MASK \
515 (0x3 << HPIPE_PWR_CTR_DTL_CLK_MODE_OFFSET)
516#define HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_OFFSET 14
517#define HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_MASK \
518 (1 << HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_OFFSET)
519
520#define HPIPE_PHASE_CONTROL_REG 0x188
521#define HPIPE_OS_PH_OFFSET_OFFSET 0
522#define HPIPE_OS_PH_OFFSET_MASK \
523 (0x7f << HPIPE_OS_PH_OFFSET_OFFSET)
524#define HPIPE_OS_PH_OFFSET_FORCE_OFFSET 7
525#define HPIPE_OS_PH_OFFSET_FORCE_MASK \
526 (0x1 << HPIPE_OS_PH_OFFSET_FORCE_OFFSET)
527#define HPIPE_OS_PH_VALID_OFFSET 8
528#define HPIPE_OS_PH_VALID_MASK \
529 (0x1 << HPIPE_OS_PH_VALID_OFFSET)
530
Grzegorz Jaszczyk2ed16f52018-06-29 18:00:33 +0200531#define HPIPE_DATA_PHASE_OFF_CTRL_REG 0x1A0
532#define HPIPE_DATA_PHASE_ADAPTED_OS_PH_OFFSET 9
533#define HPIPE_DATA_PHASE_ADAPTED_OS_PH_MASK \
534 (0x7f << HPIPE_DATA_PHASE_ADAPTED_OS_PH_OFFSET)
535
536#define HPIPE_ADAPTED_FFE_CAPACITOR_COUNTER_CTRL_REG 0x1A4
537#define HPIPE_ADAPTED_FFE_ADAPTED_FFE_RES_OFFSET 12
538#define HPIPE_ADAPTED_FFE_ADAPTED_FFE_RES_MASK \
539 (0x3 << HPIPE_ADAPTED_FFE_ADAPTED_FFE_RES_OFFSET)
540#define HPIPE_ADAPTED_FFE_ADAPTED_FFE_CAP_OFFSET 8
541#define HPIPE_ADAPTED_FFE_ADAPTED_FFE_CAP_MASK \
542 (0xf << HPIPE_ADAPTED_FFE_ADAPTED_FFE_CAP_OFFSET)
543
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300544#define HPIPE_SQ_GLITCH_FILTER_CTRL 0x1c8
545#define HPIPE_SQ_DEGLITCH_WIDTH_P_OFFSET 0
546#define HPIPE_SQ_DEGLITCH_WIDTH_P_MASK \
547 (0xf << HPIPE_SQ_DEGLITCH_WIDTH_P_OFFSET)
548#define HPIPE_SQ_DEGLITCH_WIDTH_N_OFFSET 4
549#define HPIPE_SQ_DEGLITCH_WIDTH_N_MASK \
550 (0xf << HPIPE_SQ_DEGLITCH_WIDTH_N_OFFSET)
551#define HPIPE_SQ_DEGLITCH_EN_OFFSET 8
552#define HPIPE_SQ_DEGLITCH_EN_MASK \
553 (0x1 << HPIPE_SQ_DEGLITCH_EN_OFFSET)
554
555#define HPIPE_FRAME_DETECT_CTRL_0_REG 0x214
556#define HPIPE_TRAIN_PAT_NUM_OFFSET 0x7
557#define HPIPE_TRAIN_PAT_NUM_MASK \
558 (0x1FF << HPIPE_TRAIN_PAT_NUM_OFFSET)
559
560#define HPIPE_FRAME_DETECT_CTRL_3_REG 0x220
561#define HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_OFFSET 12
562#define HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_MASK \
563 (0x1 << HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_OFFSET)
564
565#define HPIPE_DME_REG 0x228
566#define HPIPE_DME_ETHERNET_MODE_OFFSET 7
567#define HPIPE_DME_ETHERNET_MODE_MASK \
568 (0x1 << HPIPE_DME_ETHERNET_MODE_OFFSET)
569
Grzegorz Jaszczyk2ed16f52018-06-29 18:00:33 +0200570#define HPIPE_TRX_TRAIN_CTRL_0_REG 0x22c
571#define HPIPE_TRX_TX_F0T_EO_BASED_OFFSET 14
572#define HPIPE_TRX_TX_F0T_EO_BASED_MASK \
573 (1 << HPIPE_TRX_TX_F0T_EO_BASED_OFFSET)
574#define HPIPE_TRX_UPDATE_THEN_HOLD_OFFSET 6
575#define HPIPE_TRX_UPDATE_THEN_HOLD_MASK \
576 (1 << HPIPE_TRX_UPDATE_THEN_HOLD_OFFSET)
577#define HPIPE_TRX_TX_CTRL_CLK_EN_OFFSET 5
578#define HPIPE_TRX_TX_CTRL_CLK_EN_MASK \
579 (1 << HPIPE_TRX_TX_CTRL_CLK_EN_OFFSET)
580#define HPIPE_TRX_RX_ANA_IF_CLK_ENE_OFFSET 4
581#define HPIPE_TRX_RX_ANA_IF_CLK_ENE_MASK \
582 (1 << HPIPE_TRX_RX_ANA_IF_CLK_ENE_OFFSET)
583#define HPIPE_TRX_TX_TRAIN_EN_OFFSET 1
584#define HPIPE_TRX_TX_TRAIN_EN_MASK \
585 (1 << HPIPE_TRX_TX_TRAIN_EN_OFFSET)
586#define HPIPE_TRX_RX_TRAIN_EN_OFFSET 0
587#define HPIPE_TRX_RX_TRAIN_EN_MASK \
588 (1 << HPIPE_TRX_RX_TRAIN_EN_OFFSET)
589
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300590#define HPIPE_TX_TRAIN_CTRL_0_REG 0x268
591#define HPIPE_TX_TRAIN_P2P_HOLD_OFFSET 15
592#define HPIPE_TX_TRAIN_P2P_HOLD_MASK \
593 (0x1 << HPIPE_TX_TRAIN_P2P_HOLD_OFFSET)
594
595#define HPIPE_TX_TRAIN_CTRL_REG 0x26C
596#define HPIPE_TX_TRAIN_CTRL_G1_OFFSET 0
597#define HPIPE_TX_TRAIN_CTRL_G1_MASK \
598 (0x1 << HPIPE_TX_TRAIN_CTRL_G1_OFFSET)
599#define HPIPE_TX_TRAIN_CTRL_GN1_OFFSET 1
600#define HPIPE_TX_TRAIN_CTRL_GN1_MASK \
601 (0x1 << HPIPE_TX_TRAIN_CTRL_GN1_OFFSET)
602#define HPIPE_TX_TRAIN_CTRL_G0_OFFSET 2
603#define HPIPE_TX_TRAIN_CTRL_G0_MASK \
604 (0x1 << HPIPE_TX_TRAIN_CTRL_G0_OFFSET)
605
606#define HPIPE_TX_TRAIN_CTRL_4_REG 0x278
607#define HPIPE_TRX_TRAIN_TIMER_OFFSET 0
608#define HPIPE_TRX_TRAIN_TIMER_MASK \
609 (0x3FF << HPIPE_TRX_TRAIN_TIMER_OFFSET)
610
611#define HPIPE_TX_TRAIN_CTRL_5_REG 0x2A4
612#define HPIPE_RX_TRAIN_TIMER_OFFSET 0
613#define HPIPE_RX_TRAIN_TIMER_MASK \
614 (0x3ff << HPIPE_RX_TRAIN_TIMER_OFFSET)
615#define HPIPE_TX_TRAIN_START_SQ_EN_OFFSET 11
616#define HPIPE_TX_TRAIN_START_SQ_EN_MASK \
617 (0x1 << HPIPE_TX_TRAIN_START_SQ_EN_OFFSET)
618#define HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET 12
619#define HPIPE_TX_TRAIN_START_FRM_DET_EN_MASK \
620 (0x1 << HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET)
621#define HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET 13
622#define HPIPE_TX_TRAIN_START_FRM_LOCK_EN_MASK \
623 (0x1 << HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET)
624#define HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET 14
625#define HPIPE_TX_TRAIN_WAIT_TIME_EN_MASK \
626 (0x1 << HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET)
627
Grzegorz Jaszczyk2ed16f52018-06-29 18:00:33 +0200628#define HPIPE_INTERRUPT_1_REGISTER 0x2AC
629#define HPIPE_TRX_TRAIN_FAILED_OFFSET 6
630#define HPIPE_TRX_TRAIN_FAILED_MASK \
631 (1 << HPIPE_TRX_TRAIN_FAILED_OFFSET)
632#define HPIPE_TRX_TRAIN_TIME_OUT_INT_OFFSET 5
633#define HPIPE_TRX_TRAIN_TIME_OUT_INT_MASK \
634 (1 << HPIPE_TRX_TRAIN_TIME_OUT_INT_OFFSET)
635#define HPIPE_INTERRUPT_TRX_TRAIN_DONE_OFFSET 4
636#define HPIPE_INTERRUPT_TRX_TRAIN_DONE_MASK \
637 (1 << HPIPE_INTERRUPT_TRX_TRAIN_DONE_OFFSET)
638#define HPIPE_INTERRUPT_DFE_DONE_INT_OFFSET 3
639#define HPIPE_INTERRUPT_DFE_DONE_INT_MASK \
640 (1 << HPIPE_INTERRUPT_DFE_DONE_INT_OFFSET)
641#define HPIPE_INTERRUPT_RX_TRAIN_COMPLETE_INT_OFFSET 1
642#define HPIPE_INTERRUPT_RX_TRAIN_COMPLETE_INT_MASK \
643 (1 << HPIPE_INTERRUPT_RX_TRAIN_COMPLETE_INT_OFFSET)
644
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300645#define HPIPE_TX_TRAIN_REG 0x31C
646#define HPIPE_TX_TRAIN_CHK_INIT_OFFSET 4
647#define HPIPE_TX_TRAIN_CHK_INIT_MASK \
648 (0x1 << HPIPE_TX_TRAIN_CHK_INIT_OFFSET)
649#define HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET 7
650#define HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_MASK \
651 (0x1 << HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET)
652#define HPIPE_TX_TRAIN_16BIT_AUTO_EN_OFFSET 8
653#define HPIPE_TX_TRAIN_16BIT_AUTO_EN_MASK \
654 (0x1 << HPIPE_TX_TRAIN_16BIT_AUTO_EN_OFFSET)
655#define HPIPE_TX_TRAIN_PAT_SEL_OFFSET 9
656#define HPIPE_TX_TRAIN_PAT_SEL_MASK \
657 (0x1 << HPIPE_TX_TRAIN_PAT_SEL_OFFSET)
658
659#define HPIPE_SAVED_DFE_VALUES_REG 0x328
660#define HPIPE_SAVED_DFE_VALUES_SAV_F0D_OFFSET 10
661#define HPIPE_SAVED_DFE_VALUES_SAV_F0D_MASK \
662 (0x3f << HPIPE_SAVED_DFE_VALUES_SAV_F0D_OFFSET)
663
664#define HPIPE_CDR_CONTROL_REG 0x418
Grzegorz Jaszczyk3eb5e402019-03-08 19:51:21 +0100665#define HPIPE_CRD_MIDPOINT_PHASE_OS_OFFSET 0
666#define HPIPE_CRD_MIDPOINT_PHASE_OS_MASK \
667 (0x3f << HPIPE_CRD_MIDPOINT_PHASE_OS_OFFSET)
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300668#define HPIPE_CDR_MAX_DFE_ADAPT_1_OFFSET 6
669#define HPIPE_CDR_MAX_DFE_ADAPT_1_MASK \
670 (0x7 << HPIPE_CDR_MAX_DFE_ADAPT_1_OFFSET)
Grzegorz Jaszczyk3eb5e402019-03-08 19:51:21 +0100671#define HPIPE_CDR_MAX_DFE_ADAPT_0_OFFSET 9
672#define HPIPE_CDR_MAX_DFE_ADAPT_0_MASK \
673 (0x7 << HPIPE_CDR_MAX_DFE_ADAPT_0_OFFSET)
674#define HPIPE_CDR_RX_MAX_DFE_ADAPT_1_OFFSET 12
675#define HPIPE_CDR_RX_MAX_DFE_ADAPT_1_MASK \
676 (0x3 << HPIPE_CDR_RX_MAX_DFE_ADAPT_1_OFFSET)
677#define HPIPE_CDR_RX_MAX_DFE_ADAPT_0_OFFSET 14
678#define HPIPE_CDR_RX_MAX_DFE_ADAPT_0_MASK \
679 (0x3 << HPIPE_CDR_RX_MAX_DFE_ADAPT_0_OFFSET)
680
681
682#define HPIPE_CDR_CONTROL1_REG 0x41c
683#define HPIPE_CRD2_CRD_MIDPOINT_SMALL_THRES_K_OFF 12
684#define HPIPE_CRD2_CRD_MIDPOINT_SMALL_THRES_K_MASK \
685 (0xf << HPIPE_CRD2_CRD_MIDPOINT_SMALL_THRES_K_OFF)
686
687#define HPIPE_CDR_CONTROL2_REG 0x420
688#define HPIPE_CRD2_CRD_MIDPOINT_LARGE_THRES_K_OFF 12
689#define HPIPE_CRD2_CRD_MIDPOINT_LARGE_THRES_K_MASK \
690 (0xf << HPIPE_CRD2_CRD_MIDPOINT_LARGE_THRES_K_OFF)
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300691
692#define HPIPE_TX_TRAIN_CTRL_11_REG 0x438
693#define HPIPE_TX_STATUS_CHECK_MODE_OFFSET 6
694#define HPIPE_TX_TX_STATUS_CHECK_MODE_MASK \
695 (0x1 << HPIPE_TX_STATUS_CHECK_MODE_OFFSET)
696#define HPIPE_TX_NUM_OF_PRESET_OFFSET 10
697#define HPIPE_TX_NUM_OF_PRESET_MASK \
698 (0x7 << HPIPE_TX_NUM_OF_PRESET_OFFSET)
699#define HPIPE_TX_SWEEP_PRESET_EN_OFFSET 15
700#define HPIPE_TX_SWEEP_PRESET_EN_MASK \
701 (0x1 << HPIPE_TX_SWEEP_PRESET_EN_OFFSET)
702
703#define HPIPE_G1_SETTINGS_3_REG 0x440
704#define HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET 0
705#define HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_MASK \
706 (0xf << HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET)
707#define HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET 4
708#define HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_MASK \
709 (0x7 << HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET)
710#define HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET 7
711#define HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_MASK \
712 (0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET)
713#define HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET 9
714#define HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_MASK \
715 (0x1 << HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET)
716#define HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_OFFSET 12
717#define HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_MASK \
718 (0x3 << HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_OFFSET)
719#define HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_OFFSET 14
720#define HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_MASK \
721 (0x3 << HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_OFFSET)
722
723#define HPIPE_G1_SETTINGS_4_REG 0x444
724#define HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET 8
725#define HPIPE_G1_SETTINGS_4_G1_DFE_RES_MASK \
726 (0x3 << HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET)
727
728#define HPIPE_G2_SETTINGS_4_REG 0x44c
729#define HPIPE_G2_DFE_RES_OFFSET 8
730#define HPIPE_G2_DFE_RES_MASK \
731 (0x3 << HPIPE_G2_DFE_RES_OFFSET)
732
733#define HPIPE_G3_SETTING_3_REG 0x450
734#define HPIPE_G3_FFE_CAP_SEL_OFFSET 0
735#define HPIPE_G3_FFE_CAP_SEL_MASK \
736 (0xf << HPIPE_G3_FFE_CAP_SEL_OFFSET)
737#define HPIPE_G3_FFE_RES_SEL_OFFSET 4
738#define HPIPE_G3_FFE_RES_SEL_MASK \
739 (0x7 << HPIPE_G3_FFE_RES_SEL_OFFSET)
740#define HPIPE_G3_FFE_SETTING_FORCE_OFFSET 7
741#define HPIPE_G3_FFE_SETTING_FORCE_MASK \
742 (0x1 << HPIPE_G3_FFE_SETTING_FORCE_OFFSET)
743#define HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET 12
744#define HPIPE_G3_FFE_DEG_RES_LEVEL_MASK \
745 (0x3 << HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET)
746#define HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET 14
747#define HPIPE_G3_FFE_LOAD_RES_LEVEL_MASK \
748 (0x3 << HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET)
749
750#define HPIPE_G3_SETTING_4_REG 0x454
751#define HPIPE_G3_DFE_RES_OFFSET 8
752#define HPIPE_G3_DFE_RES_MASK (0x3 << HPIPE_G3_DFE_RES_OFFSET)
753
754#define HPIPE_TX_PRESET_INDEX_REG 0x468
755#define HPIPE_TX_PRESET_INDEX_OFFSET 0
756#define HPIPE_TX_PRESET_INDEX_MASK \
757 (0xf << HPIPE_TX_PRESET_INDEX_OFFSET)
758
759#define HPIPE_DFE_CONTROL_REG 0x470
760#define HPIPE_DFE_TX_MAX_DFE_ADAPT_OFFSET 14
761#define HPIPE_DFE_TX_MAX_DFE_ADAPT_MASK \
762 (0x3 << HPIPE_DFE_TX_MAX_DFE_ADAPT_OFFSET)
763
764#define HPIPE_DFE_CTRL_28_REG 0x49C
765#define HPIPE_DFE_CTRL_28_PIPE4_OFFSET 7
766#define HPIPE_DFE_CTRL_28_PIPE4_MASK \
767 (0x1 << HPIPE_DFE_CTRL_28_PIPE4_OFFSET)
768
Grzegorz Jaszczyk3eb5e402019-03-08 19:51:21 +0100769#define HPIPE_TRX0_REG 0x4cc /*in doc 0x133*4*/
770#define HPIPE_TRX0_GAIN_TRAIN_WITH_SAMPLER_OFF 2
771#define HPIPE_TRX0_GAIN_TRAIN_WITH_SAMPLER_MASK \
772 (0x1 << HPIPE_TRX0_GAIN_TRAIN_WITH_SAMPLER_OFF)
773#define HPIPE_TRX0_GAIN_TRAIN_WITH_C_OFF 0
774#define HPIPE_TRX0_GAIN_TRAIN_WITH_C_MASK \
775 (0x1 << HPIPE_TRX0_GAIN_TRAIN_WITH_C_OFF)
776
777#define HPIPE_TRX_REG1 0x4d0 /*in doc 0x134*4*/
778#define HPIPE_TRX_REG1_MIN_BOOST_MODE_OFF 3
779#define HPIPE_TRX_REG1_MIN_BOOST_MODE_MASK \
780 (0x1 << HPIPE_TRX_REG1_MIN_BOOST_MODE_OFF)
781#define HPIPE_TRX_REG1_SUMFTAP_EN_OFF 10
782#define HPIPE_TRX_REG1_SUMFTAP_EN_MASK \
783 (0x3f << HPIPE_TRX_REG1_SUMFTAP_EN_OFF)
784
785#define HPIPE_TRX_REG2 0x4d8 /*in doc 0x136*4*/
786#define HPIPE_TRX_REG2_SUMF_BOOST_TARGET_C_OFF 11
787#define HPIPE_TRX_REG2_SUMF_BOOST_TARGET_C_MASK \
788 (0x1f << HPIPE_TRX_REG2_SUMF_BOOST_TARGET_C_OFF)
789#define HPIPE_TRX_REG2_SUMF_BOOST_TARGET_K_OFF 7
790#define HPIPE_TRX_REG2_SUMF_BOOST_TARGET_K_MASK \
791 (0xf << HPIPE_TRX_REG2_SUMF_BOOST_TARGET_K_OFF)
792
Konstantin Porotchkin5d93d082018-04-24 19:23:09 +0300793#define HPIPE_G1_SETTING_5_REG 0x538
794#define HPIPE_G1_SETTING_5_G1_ICP_OFFSET 0
795#define HPIPE_G1_SETTING_5_G1_ICP_MASK \
796 (0xf << HPIPE_G1_SETTING_5_G1_ICP_OFFSET)
797
798#define HPIPE_G3_SETTING_5_REG 0x548
799#define HPIPE_G3_SETTING_5_G3_ICP_OFFSET 0
800#define HPIPE_G3_SETTING_5_G3_ICP_MASK \
801 (0xf << HPIPE_G3_SETTING_5_G3_ICP_OFFSET)
802
803#define HPIPE_LANE_CONFIG0_REG 0x600
804#define HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET 0
805#define HPIPE_LANE_CONFIG0_TXDEEMPH0_MASK \
806 (0x1 << HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET)
807
808#define HPIPE_LANE_STATUS1_REG 0x60C
809#define HPIPE_LANE_STATUS1_PCLK_EN_OFFSET 0
810#define HPIPE_LANE_STATUS1_PCLK_EN_MASK \
811 (0x1 << HPIPE_LANE_STATUS1_PCLK_EN_OFFSET)
812
813#define HPIPE_LANE_CFG4_REG 0x620
814#define HPIPE_LANE_CFG4_DFE_CTRL_OFFSET 0
815#define HPIPE_LANE_CFG4_DFE_CTRL_MASK \
816 (0x7 << HPIPE_LANE_CFG4_DFE_CTRL_OFFSET)
817#define HPIPE_LANE_CFG4_DFE_EN_SEL_OFFSET 3
818#define HPIPE_LANE_CFG4_DFE_EN_SEL_MASK \
819 (0x1 << HPIPE_LANE_CFG4_DFE_EN_SEL_OFFSET)
820#define HPIPE_LANE_CFG4_DFE_OVER_OFFSET 6
821#define HPIPE_LANE_CFG4_DFE_OVER_MASK \
822 (0x1 << HPIPE_LANE_CFG4_DFE_OVER_OFFSET)
823#define HPIPE_LANE_CFG4_SSC_CTRL_OFFSET 7
824#define HPIPE_LANE_CFG4_SSC_CTRL_MASK \
825 (0x1 << HPIPE_LANE_CFG4_SSC_CTRL_OFFSET)
826
827#define HPIPE_LANE_EQ_REMOTE_SETTING_REG 0x6f8
828#define HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_OFFSET 0
829#define HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_MASK \
830 (0x1 << HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_OFFSET)
831#define HPIPE_LANE_CFG_FOM_ONLY_MODE_OFFFSET 1
832#define HPIPE_LANE_CFG_FOM_ONLY_MODE_MASK \
833 (0x1 << HPIPE_LANE_CFG_FOM_ONLY_MODE_OFFFSET)
834#define HPIPE_LANE_CFG_FOM_PRESET_VECTOR_OFFSET 2
835#define HPIPE_LANE_CFG_FOM_PRESET_VECTOR_MASK \
836 (0xf << HPIPE_LANE_CFG_FOM_PRESET_VECTOR_OFFSET)
837
838#define HPIPE_LANE_EQU_CONFIG_0_REG 0x69C
839#define HPIPE_CFG_PHY_RC_EP_OFFSET 12
840#define HPIPE_CFG_PHY_RC_EP_MASK \
841 (0x1 << HPIPE_CFG_PHY_RC_EP_OFFSET)
842
843#define HPIPE_LANE_EQ_CFG1_REG 0x6a0
844#define HPIPE_CFG_UPDATE_POLARITY_OFFSET 12
845#define HPIPE_CFG_UPDATE_POLARITY_MASK \
846 (0x1 << HPIPE_CFG_UPDATE_POLARITY_OFFSET)
847
848#define HPIPE_LANE_EQ_CFG2_REG 0x6a4
849#define HPIPE_CFG_EQ_BUNDLE_DIS_OFFSET 14
850#define HPIPE_CFG_EQ_BUNDLE_DIS_MASK \
851 (0x1 << HPIPE_CFG_EQ_BUNDLE_DIS_OFFSET)
852
853#define HPIPE_RST_CLK_CTRL_REG 0x704
854#define HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET 0
855#define HPIPE_RST_CLK_CTRL_PIPE_RST_MASK \
856 (0x1 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET)
857#define HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET 2
858#define HPIPE_RST_CLK_CTRL_FIXED_PCLK_MASK \
859 (0x1 << HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET)
860#define HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET 3
861#define HPIPE_RST_CLK_CTRL_PIPE_WIDTH_MASK \
862 (0x1 << HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET)
863#define HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET 9
864#define HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_MASK \
865 (0x1 << HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET)
866
867#define HPIPE_TST_MODE_CTRL_REG 0x708
868#define HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET 2
869#define HPIPE_TST_MODE_CTRL_MODE_MARGIN_MASK \
870 (0x1 << HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET)
871
872#define HPIPE_CLK_SRC_LO_REG 0x70c
873#define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET 1
874#define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_MASK \
875 (0x1 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET)
876#define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET 2
877#define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_MASK \
878 (0x3 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET)
879#define HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET 5
880#define HPIPE_CLK_SRC_LO_PLL_RDY_DL_MASK \
881 (0x7 << HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET)
882
883#define HPIPE_CLK_SRC_HI_REG 0x710
884#define HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET 0
885#define HPIPE_CLK_SRC_HI_LANE_STRT_MASK \
886 (0x1 << HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET)
887#define HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET 1
888#define HPIPE_CLK_SRC_HI_LANE_BREAK_MASK \
889 (0x1 << HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET)
890#define HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET 2
891#define HPIPE_CLK_SRC_HI_LANE_MASTER_MASK \
892 (0x1 << HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET)
893#define HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET 7
894#define HPIPE_CLK_SRC_HI_MODE_PIPE_MASK \
895 (0x1 << HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET)
896
897#define HPIPE_GLOBAL_MISC_CTRL 0x718
898#define HPIPE_GLOBAL_PM_CTRL 0x740
899#define HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET 0
900#define HPIPE_GLOBAL_PM_RXDLOZ_WAIT_MASK \
901 (0xFF << HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET)
902
903/* General defines */
904#define PLL_LOCK_TIMEOUT 15000
905
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000906#endif /* COMPHY_CP110_H */