blob: 1b05f46e90adf372ce0d63ba2131b3b3408f3c1e [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7d5a2e72018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <assert.h>
11#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <console.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010013#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000014#include <mmio.h>
15#include <plat_arm.h>
16#include <platform.h>
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +000017#include <ras.h>
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010018#include <utils.h>
Antonio Nino Diaz61aff002018-10-19 16:52:22 +010019#include <xlat_tables_compat.h>
Dan Handley9df48042015-03-19 18:58:55 +000020
Dan Handley9df48042015-03-19 18:58:55 +000021/*
22 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000023 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000024 */
25static entry_point_info_t bl32_image_ep_info;
26static entry_point_info_t bl33_image_ep_info;
27
Soby Mathew7823d9e2018-10-14 08:13:44 +010028#if !RESET_TO_BL31
Soby Mathewaf14b462018-06-01 16:53:38 +010029/*
30 * Check that BL31_BASE is above ARM_TB_FW_CONFIG_LIMIT. The reserved page
31 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
32 */
33CASSERT(BL31_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Soby Mathew7823d9e2018-10-14 08:13:44 +010034#endif
Dan Handley9df48042015-03-19 18:58:55 +000035
36/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000037#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000038#pragma weak bl31_platform_setup
39#pragma weak bl31_plat_arch_setup
40#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000041
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010042#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathew7823d9e2018-10-14 08:13:44 +010043 BL31_START, \
44 BL31_END - BL31_START, \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010045 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010046#if RECLAIM_INIT_CODE
47IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
48IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_INIT_CODE_END);
49
50#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
51 BL_INIT_CODE_BASE, \
52 BL_INIT_CODE_END \
53 - BL_INIT_CODE_BASE, \
54 MT_CODE | MT_SECURE)
55#endif
Dan Handley9df48042015-03-19 18:58:55 +000056
57/*******************************************************************************
58 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000059 * security state specified. BL33 corresponds to the non-secure image type
60 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000061 * if the image does not exist.
62 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020063struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000064{
65 entry_point_info_t *next_image_info;
66
67 assert(sec_state_is_valid(type));
68 next_image_info = (type == NON_SECURE)
69 ? &bl33_image_ep_info : &bl32_image_ep_info;
70 /*
71 * None of the images on the ARM development platforms can have 0x0
72 * as the entrypoint
73 */
74 if (next_image_info->pc)
75 return next_image_info;
76 else
77 return NULL;
78}
79
80/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000081 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000082 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisd653d332018-09-14 10:34:57 +010083 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handley9df48042015-03-19 18:58:55 +000084 * done before the MMU is initialized so that the memory layout can be used
85 * while creating page tables. BL2 has flushed this information to memory, so
86 * we are guaranteed to pick up good data.
87 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +010088void __init arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
Soby Mathew7d5a2e72018-01-10 15:59:31 +000089 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handley9df48042015-03-19 18:58:55 +000090{
91 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010092 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000093
94#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +000095 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +000096 assert(from_bl2 == NULL);
97 assert(plat_params_from_bl2 == NULL);
98
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010099# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +0000100 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +0000101 SET_PARAM_HEAD(&bl32_image_ep_info,
102 PARAM_EP,
103 VERSION_1,
104 0);
105 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
106 bl32_image_ep_info.pc = BL32_BASE;
107 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100108# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000109
Juan Castillo7d199412015-12-14 09:35:25 +0000110 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000111 SET_PARAM_HEAD(&bl33_image_ep_info,
112 PARAM_EP,
113 VERSION_1,
114 0);
115 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000116 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000117 * is located and the entry state information
118 */
119 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100120
Dan Handley9df48042015-03-19 18:58:55 +0000121 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
122 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
123
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100124# if ARM_LINUX_KERNEL_AS_BL33
125 /*
126 * According to the file ``Documentation/arm64/booting.txt`` of the
127 * Linux kernel tree, Linux expects the physical address of the device
128 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
129 * must be 0.
130 */
131 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
132 bl33_image_ep_info.args.arg1 = 0U;
133 bl33_image_ep_info.args.arg2 = 0U;
134 bl33_image_ep_info.args.arg3 = 0U;
135# endif
136
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100137#else /* RESET_TO_BL31 */
138
Dan Handley9df48042015-03-19 18:58:55 +0000139 /*
140 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000141 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000142 * In release builds, it's not used.
143 */
144 assert(((unsigned long long)plat_params_from_bl2) ==
145 ARM_BL31_PLAT_PARAM_VAL);
146
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100147 /*
148 * Check params passed from BL2 should not be NULL,
149 */
150 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
151 assert(params_from_bl2 != NULL);
152 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
153 assert(params_from_bl2->h.version >= VERSION_2);
154
155 bl_params_node_t *bl_params = params_from_bl2->head;
156
157 /*
158 * Copy BL33 and BL32 (if present), entry point information.
159 * They are stored in Secure RAM, in BL2's address space.
160 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100161 while (bl_params != NULL) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100162 if (bl_params->image_id == BL32_IMAGE_ID)
163 bl32_image_ep_info = *bl_params->ep_info;
164
165 if (bl_params->image_id == BL33_IMAGE_ID)
166 bl33_image_ep_info = *bl_params->ep_info;
167
168 bl_params = bl_params->next_params_info;
169 }
170
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100171 if (bl33_image_ep_info.pc == 0U)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100172 panic();
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100173#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +0000174}
175
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000176void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
177 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000178{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000179 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000180
181 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000182 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000183 * No need for locks as no other CPU is active.
184 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000185 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100186
Dan Handley9df48042015-03-19 18:58:55 +0000187 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000188 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100189 * Earlier bootloader stages might already do this (e.g. Trusted
190 * Firmware's BL1 does it) but we can't assume so. There is no harm in
191 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000192 * Platform specific PSCI code will enable coherency for other
193 * clusters.
194 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000195 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000196}
197
198/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000199 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000200 ******************************************************************************/
201void arm_bl31_platform_setup(void)
202{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000203 /* Initialize the GIC driver, cpu and distributor interfaces */
204 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000205 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000206
207#if RESET_TO_BL31
208 /*
209 * Do initial security configuration to allow DRAM/device access
210 * (if earlier BL has not already done so).
211 */
212 plat_arm_security_setup();
213
Roberto Vargas550eb082018-01-05 16:00:05 +0000214#if defined(PLAT_ARM_MEM_PROT_ADDR)
215 arm_nor_psci_do_dyn_mem_protect();
216#endif /* PLAT_ARM_MEM_PROT_ADDR */
217
Dan Handley9df48042015-03-19 18:58:55 +0000218#endif /* RESET_TO_BL31 */
219
220 /* Enable and initialize the System level generic timer */
221 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100222 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handley9df48042015-03-19 18:58:55 +0000223
224 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100225 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000226
227 /* Initialize power controller before setting up topology */
228 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000229
230#if RAS_EXTENSION
231 ras_init();
232#endif
Dan Handley9df48042015-03-19 18:58:55 +0000233}
234
Soby Mathew2fd66be2015-12-09 11:38:43 +0000235/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000236 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000237 * standard platforms
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100238 * Perform BL31 platform setup
Soby Mathew2fd66be2015-12-09 11:38:43 +0000239 ******************************************************************************/
240void arm_bl31_plat_runtime_setup(void)
241{
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100242#if MULTI_CONSOLE_API
243 console_switch_state(CONSOLE_FLAG_RUNTIME);
244#else
245 console_uninit();
246#endif
247
Soby Mathew2fd66be2015-12-09 11:38:43 +0000248 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100249 arm_console_runtime_init();
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100250#if RECLAIM_INIT_CODE
251 arm_free_init_memory();
252#endif
Soby Mathew2fd66be2015-12-09 11:38:43 +0000253}
254
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100255#if RECLAIM_INIT_CODE
256/*
257 * Zero out and make RW memory used to store image boot time code so it can
258 * be reclaimed during runtime
259 */
260void arm_free_init_memory(void)
261{
262 int ret = xlat_change_mem_attributes(BL_INIT_CODE_BASE,
263 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
264 MT_RW_DATA);
265
266 if (ret != 0) {
267 ERROR("Could not reclaim initialization code");
268 panic();
269 }
270}
271#endif
272
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100273void __init bl31_platform_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000274{
275 arm_bl31_platform_setup();
276}
277
Soby Mathew2fd66be2015-12-09 11:38:43 +0000278void bl31_plat_runtime_setup(void)
279{
280 arm_bl31_plat_runtime_setup();
281}
282
Dan Handley9df48042015-03-19 18:58:55 +0000283/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100284 * Perform the very early platform specific architectural setup shared between
285 * ARM standard platforms. This only does basic initialization. Later
286 * architectural setup (bl31_arch_setup()) does not do anything platform
287 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000288 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100289void __init arm_bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000290{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100291 const mmap_region_t bl_regions[] = {
292 MAP_BL31_TOTAL,
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100293#if RECLAIM_INIT_CODE
294 MAP_BL_INIT_CODE,
295#endif
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100296 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100297#if USE_ROMLIB
298 ARM_MAP_ROMLIB_CODE,
299 ARM_MAP_ROMLIB_DATA,
300#endif
Dan Handley9df48042015-03-19 18:58:55 +0000301#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100302 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000303#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100304 {0}
305 };
306
Roberto Vargas344ff022018-10-19 16:44:18 +0100307 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100308
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100309 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100310
311 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000312}
313
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100314void __init bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000315{
316 arm_bl31_plat_arch_setup();
317}