blob: 3a74571f0a652c30fb83d9ce68d2a5298f978dbd [file] [log] [blame]
Louis Mayencourtf57f1082019-05-14 11:00:45 +01001/*
johpow019131eb82020-10-06 17:55:25 -05002 * Copyright (c) 2019-2021, ARM Limited. All rights reserved.
Louis Mayencourtf57f1082019-05-14 11:00:45 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
Jimmy Brisson7ec175e2020-06-01 16:49:34 -050010#include <cortex_a78.h>
Louis Mayencourtf57f1082019-05-14 11:00:45 +010011#include <cpu_macros.S>
12#include <plat_macros.S>
13
14/* Hardware handled coherency */
15#if HW_ASSISTED_COHERENCY == 0
Jimmy Brisson3571fb92020-06-01 10:18:22 -050016#error "cortex_a78 must be compiled with HW_ASSISTED_COHERENCY enabled"
Louis Mayencourtf57f1082019-05-14 11:00:45 +010017#endif
18
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060019
20/* --------------------------------------------------
Jimmy Brisson3571fb92020-06-01 10:18:22 -050021 * Errata Workaround for A78 Erratum 1688305.
22 * This applies to revision r0p0 and r1p0 of A78.
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060023 * Inputs:
24 * x0: variant[4:7] and revision[0:3] of current cpu.
25 * Shall clobber: x0-x17
26 * --------------------------------------------------
27 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -050028func errata_a78_1688305_wa
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060029 /* Compare x0 against revision r1p0 */
30 mov x17, x30
31 bl check_errata_1688305
32 cbz x0, 1f
Jimmy Brisson3571fb92020-06-01 10:18:22 -050033 mrs x1, CORTEX_A78_ACTLR2_EL1
johpow019131eb82020-10-06 17:55:25 -050034 orr x1, x1, #CORTEX_A78_ACTLR2_EL1_BIT_1
Jimmy Brisson3571fb92020-06-01 10:18:22 -050035 msr CORTEX_A78_ACTLR2_EL1, x1
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060036 isb
371:
38 ret x17
Jimmy Brisson3571fb92020-06-01 10:18:22 -050039endfunc errata_a78_1688305_wa
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060040
41func check_errata_1688305
42 /* Applies to r0p0 and r1p0 */
43 mov x1, #0x10
44 b cpu_rev_var_ls
45endfunc check_errata_1688305
46
johpow01b3e82942021-04-30 18:08:52 -050047/* --------------------------------------------------
48 * Errata Workaround for Cortex A78 Errata #1941498.
49 * This applies to revisions r0p0, r1p0, and r1p1.
50 * x0: variant[4:7] and revision[0:3] of current cpu.
51 * Shall clobber: x0-x17
52 * --------------------------------------------------
53 */
johpow019131eb82020-10-06 17:55:25 -050054func errata_a78_1941498_wa
55 /* Compare x0 against revision <= r1p1 */
56 mov x17, x30
57 bl check_errata_1941498
58 cbz x0, 1f
59
60 /* Set bit 8 in ECTLR_EL1 */
61 mrs x1, CORTEX_A78_CPUECTLR_EL1
62 orr x1, x1, #CORTEX_A78_CPUECTLR_EL1_BIT_8
63 msr CORTEX_A78_CPUECTLR_EL1, x1
64 isb
651:
66 ret x17
67endfunc errata_a78_1941498_wa
68
69func check_errata_1941498
70 /* Check for revision <= r1p1, might need to be updated later. */
71 mov x1, #0x11
72 b cpu_rev_var_ls
73endfunc check_errata_1941498
74
johpow01b3e82942021-04-30 18:08:52 -050075/* --------------------------------------------------
76 * Errata Workaround for A78 Erratum 1951500.
77 * This applies to revisions r1p0 and r1p1 of A78.
78 * The issue also exists in r0p0 but there is no fix
79 * in that revision.
80 * Inputs:
81 * x0: variant[4:7] and revision[0:3] of current cpu.
82 * Shall clobber: x0-x17
83 * --------------------------------------------------
84 */
johpow0185ea43d2020-10-07 15:08:01 -050085func errata_a78_1951500_wa
86 /* Compare x0 against revisions r1p0 - r1p1 */
87 mov x17, x30
88 bl check_errata_1951500
89 cbz x0, 1f
90
91 msr S3_6_c15_c8_0, xzr
92 ldr x0, =0x10E3900002
93 msr S3_6_c15_c8_2, x0
94 ldr x0, =0x10FFF00083
95 msr S3_6_c15_c8_3, x0
96 ldr x0, =0x2001003FF
97 msr S3_6_c15_c8_1, x0
98
99 mov x0, #1
100 msr S3_6_c15_c8_0, x0
101 ldr x0, =0x10E3800082
102 msr S3_6_c15_c8_2, x0
103 ldr x0, =0x10FFF00083
104 msr S3_6_c15_c8_3, x0
105 ldr x0, =0x2001003FF
106 msr S3_6_c15_c8_1, x0
107
108 mov x0, #2
109 msr S3_6_c15_c8_0, x0
110 ldr x0, =0x10E3800200
111 msr S3_6_c15_c8_2, x0
112 ldr x0, =0x10FFF003E0
113 msr S3_6_c15_c8_3, x0
114 ldr x0, =0x2001003FF
115 msr S3_6_c15_c8_1, x0
116
117 isb
1181:
119 ret x17
120endfunc errata_a78_1951500_wa
121
122func check_errata_1951500
123 /* Applies to revisions r1p0 and r1p1. */
124 mov x1, #CPU_REV(1, 0)
125 mov x2, #CPU_REV(1, 1)
126 b cpu_rev_var_range
127endfunc check_errata_1951500
128
johpow01b3e82942021-04-30 18:08:52 -0500129/* --------------------------------------------------
130 * Errata Workaround for Cortex A78 Errata #1821534.
131 * This applies to revisions r0p0 and r1p0.
132 * x0: variant[4:7] and revision[0:3] of current cpu.
133 * Shall clobber: x0-x17
134 * --------------------------------------------------
135 */
136func errata_a78_1821534_wa
137 /* Check revision. */
138 mov x17, x30
139 bl check_errata_1821534
140 cbz x0, 1f
141
142 /* Set bit 2 in ACTLR2_EL1 */
143 mrs x1, CORTEX_A78_ACTLR2_EL1
144 orr x1, x1, #CORTEX_A78_ACTLR2_EL1_BIT_2
145 msr CORTEX_A78_ACTLR2_EL1, x1
146 isb
1471:
148 ret x17
149endfunc errata_a78_1821534_wa
150
151func check_errata_1821534
152 /* Applies to r0p0 and r1p0 */
153 mov x1, #0x10
154 b cpu_rev_var_ls
155endfunc check_errata_1821534
156
nayanpatel-arm80bf7a52021-08-11 13:33:00 -0700157/* --------------------------------------------------
158 * Errata Workaround for Cortex A78 Errata 1952683.
159 * This applies to revision r0p0.
160 * x0: variant[4:7] and revision[0:3] of current cpu.
161 * Shall clobber: x0-x17
162 * --------------------------------------------------
163 */
164func errata_a78_1952683_wa
165 /* Check revision. */
166 mov x17, x30
167 bl check_errata_1952683
168 cbz x0, 1f
169
170 ldr x0,=0x5
171 msr S3_6_c15_c8_0,x0
172 ldr x0,=0xEEE10A10
173 msr S3_6_c15_c8_2,x0
174 ldr x0,=0xFFEF0FFF
175 msr S3_6_c15_c8_3,x0
176 ldr x0,=0x0010F000
177 msr S3_6_c15_c8_4,x0
178 ldr x0,=0x0010F000
179 msr S3_6_c15_c8_5,x0
180 ldr x0,=0x40000080023ff
181 msr S3_6_c15_c8_1,x0
182 ldr x0,=0x6
183 msr S3_6_c15_c8_0,x0
184 ldr x0,=0xEE640F34
185 msr S3_6_c15_c8_2,x0
186 ldr x0,=0xFFEF0FFF
187 msr S3_6_c15_c8_3,x0
188 ldr x0,=0x40000080023ff
189 msr S3_6_c15_c8_1,x0
190 isb
1911:
192 ret x17
193endfunc errata_a78_1952683_wa
194
195func check_errata_1952683
196 /* Applies to r0p0 only */
197 mov x1, #0x00
198 b cpu_rev_var_ls
199endfunc check_errata_1952683
200
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200201 /* -------------------------------------------------
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500202 * The CPU Ops reset function for Cortex-A78
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200203 * -------------------------------------------------
204 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500205func cortex_a78_reset_func
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600206 mov x19, x30
207 bl cpu_get_rev_var
208 mov x18, x0
209
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500210#if ERRATA_A78_1688305
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600211 mov x0, x18
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500212 bl errata_a78_1688305_wa
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600213#endif
214
johpow019131eb82020-10-06 17:55:25 -0500215#if ERRATA_A78_1941498
216 mov x0, x18
217 bl errata_a78_1941498_wa
218#endif
219
johpow0185ea43d2020-10-07 15:08:01 -0500220#if ERRATA_A78_1951500
221 mov x0, x18
222 bl errata_a78_1951500_wa
223#endif
224
johpow01b3e82942021-04-30 18:08:52 -0500225#if ERRATA_A78_1821534
226 mov x0, x18
227 bl errata_a78_1821534_wa
228#endif
229
nayanpatel-arm80bf7a52021-08-11 13:33:00 -0700230#if ERRATA_A78_1952683
231 mov x0, x18
232 bl errata_a78_1952683_wa
233#endif
234
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600235#if ENABLE_AMU
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200236 /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
237 mrs x0, actlr_el3
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500238 bic x0, x0, #CORTEX_A78_ACTLR_TAM_BIT
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200239 msr actlr_el3, x0
240
241 /* Make sure accesses from non-secure EL0/EL1 are not trapped to EL2 */
242 mrs x0, actlr_el2
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500243 bic x0, x0, #CORTEX_A78_ACTLR_TAM_BIT
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200244 msr actlr_el2, x0
245
246 /* Enable group0 counters */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500247 mov x0, #CORTEX_A78_AMU_GROUP0_MASK
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200248 msr CPUAMCNTENSET0_EL0, x0
249
250 /* Enable group1 counters */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500251 mov x0, #CORTEX_A78_AMU_GROUP1_MASK
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200252 msr CPUAMCNTENSET1_EL0, x0
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600253#endif
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200254
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600255 isb
256 ret x19
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500257endfunc cortex_a78_reset_func
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200258
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100259 /* ---------------------------------------------
260 * HW will do the cache maintenance while powering down
261 * ---------------------------------------------
262 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500263func cortex_a78_core_pwr_dwn
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100264 /* ---------------------------------------------
265 * Enable CPU power down bit in power control register
266 * ---------------------------------------------
267 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500268 mrs x0, CORTEX_A78_CPUPWRCTLR_EL1
269 orr x0, x0, #CORTEX_A78_CPUPWRCTLR_EL1_CORE_PWRDN_EN_BIT
270 msr CORTEX_A78_CPUPWRCTLR_EL1, x0
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100271 isb
272 ret
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500273endfunc cortex_a78_core_pwr_dwn
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100274
275 /*
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500276 * Errata printing function for cortex_a78. Must follow AAPCS.
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100277 */
278#if REPORT_ERRATA
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500279func cortex_a78_errata_report
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600280 stp x8, x30, [sp, #-16]!
281
282 bl cpu_get_rev_var
283 mov x8, x0
284
285 /*
286 * Report all errata. The revision-variant information is passed to
287 * checking functions of each errata.
288 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500289 report_errata ERRATA_A78_1688305, cortex_a78, 1688305
johpow019131eb82020-10-06 17:55:25 -0500290 report_errata ERRATA_A78_1941498, cortex_a78, 1941498
johpow0185ea43d2020-10-07 15:08:01 -0500291 report_errata ERRATA_A78_1951500, cortex_a78, 1951500
johpow01b3e82942021-04-30 18:08:52 -0500292 report_errata ERRATA_A78_1821534, cortex_a78, 1821534
nayanpatel-arm80bf7a52021-08-11 13:33:00 -0700293 report_errata ERRATA_A78_1952683, cortex_a78, 1952683
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600294
295 ldp x8, x30, [sp], #16
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100296 ret
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500297endfunc cortex_a78_errata_report
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100298#endif
299
300 /* ---------------------------------------------
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500301 * This function provides cortex_a78 specific
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100302 * register information for crash reporting.
303 * It needs to return with x6 pointing to
304 * a list of register names in ascii and
305 * x8 - x15 having values of registers to be
306 * reported.
307 * ---------------------------------------------
308 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500309.section .rodata.cortex_a78_regs, "aS"
310cortex_a78_regs: /* The ascii list of register names to be reported */
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100311 .asciz "cpuectlr_el1", ""
312
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500313func cortex_a78_cpu_reg_dump
314 adr x6, cortex_a78_regs
315 mrs x8, CORTEX_A78_CPUECTLR_EL1
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100316 ret
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500317endfunc cortex_a78_cpu_reg_dump
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100318
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500319declare_cpu_ops cortex_a78, CORTEX_A78_MIDR, \
320 cortex_a78_reset_func, \
321 cortex_a78_core_pwr_dwn