Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 2 | * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 31 | #include <arch.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 32 | #include <arch_helpers.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 33 | #include <assert.h> |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 34 | #include <debug.h> |
| 35 | #include <platform.h> |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 36 | #include <runtime_svc.h> |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 37 | #include <std_svc.h> |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 38 | #include <string.h> |
Dan Handley | 714a0d2 | 2014-04-09 13:13:04 +0100 | [diff] [blame] | 39 | #include "psci_private.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 40 | |
| 41 | /******************************************************************************* |
| 42 | * PSCI frontend api for servicing SMCs. Described in the PSCI spec. |
| 43 | ******************************************************************************/ |
| 44 | int psci_cpu_on(unsigned long target_cpu, |
| 45 | unsigned long entrypoint, |
| 46 | unsigned long context_id) |
| 47 | |
| 48 | { |
| 49 | int rc; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 50 | unsigned int end_pwrlvl; |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 51 | entry_point_info_t ep; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 52 | |
| 53 | /* Determine if the cpu exists of not */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 54 | rc = psci_validate_mpidr(target_cpu); |
| 55 | if (rc != PSCI_E_SUCCESS) |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 56 | return PSCI_E_INVALID_PARAMS; |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 57 | |
| 58 | /* Validate the entrypoint using platform pm_ops */ |
| 59 | if (psci_plat_pm_ops->validate_ns_entrypoint) { |
| 60 | rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint); |
| 61 | if (rc != PSCI_E_SUCCESS) { |
| 62 | assert(rc == PSCI_E_INVALID_PARAMS); |
| 63 | return PSCI_E_INVALID_PARAMS; |
| 64 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 65 | } |
| 66 | |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 67 | /* |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 68 | * Verify and derive the re-entry information for |
| 69 | * the non-secure world from the non-secure state from |
| 70 | * where this call originated. |
| 71 | */ |
| 72 | rc = psci_get_ns_ep_info(&ep, entrypoint, context_id); |
| 73 | if (rc != PSCI_E_SUCCESS) |
| 74 | return rc; |
| 75 | |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 76 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 77 | * To turn this cpu on, specify which power |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 78 | * levels need to be turned on |
| 79 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 80 | end_pwrlvl = PLAT_MAX_PWR_LVL; |
| 81 | rc = psci_cpu_on_start(target_cpu, |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 82 | &ep, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 83 | end_pwrlvl); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 84 | return rc; |
| 85 | } |
| 86 | |
| 87 | unsigned int psci_version(void) |
| 88 | { |
| 89 | return PSCI_MAJOR_VER | PSCI_MINOR_VER; |
| 90 | } |
| 91 | |
| 92 | int psci_cpu_suspend(unsigned int power_state, |
| 93 | unsigned long entrypoint, |
| 94 | unsigned long context_id) |
| 95 | { |
| 96 | int rc; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 97 | unsigned int target_pwrlvl, is_power_down_state; |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 98 | entry_point_info_t ep; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 99 | psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} }; |
| 100 | plat_local_state_t cpu_pd_state; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 101 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 102 | /* Validate the power_state parameter */ |
| 103 | rc = psci_validate_power_state(power_state, &state_info); |
| 104 | if (rc != PSCI_E_SUCCESS) { |
| 105 | assert(rc == PSCI_E_INVALID_PARAMS); |
| 106 | return rc; |
| 107 | } |
Vikram Kanigiri | f100f41 | 2014-04-01 19:26:26 +0100 | [diff] [blame] | 108 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 109 | /* |
| 110 | * Get the value of the state type bit from the power state parameter. |
| 111 | */ |
| 112 | is_power_down_state = psci_get_pstate_type(power_state); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 113 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 114 | /* Sanity check the requested suspend levels */ |
| 115 | assert (psci_validate_suspend_req(&state_info, is_power_down_state) |
| 116 | == PSCI_E_SUCCESS); |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 117 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 118 | target_pwrlvl = psci_find_target_suspend_lvl(&state_info); |
| 119 | |
| 120 | /* Fast path for CPU standby.*/ |
| 121 | if (is_cpu_standby_req(is_power_down_state, target_pwrlvl)) { |
| 122 | if (!psci_plat_pm_ops->cpu_standby) |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 123 | return PSCI_E_INVALID_PARAMS; |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 124 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 125 | /* |
| 126 | * Set the state of the CPU power domain to the platform |
| 127 | * specific retention state and enter the standby state. |
| 128 | */ |
| 129 | cpu_pd_state = state_info.pwr_domain_state[PSCI_CPU_PWR_LVL]; |
| 130 | psci_set_cpu_local_state(cpu_pd_state); |
| 131 | psci_plat_pm_ops->cpu_standby(cpu_pd_state); |
Achin Gupta | 42c5280 | 2014-05-09 19:32:25 +0100 | [diff] [blame] | 132 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 133 | /* Upon exit from standby, set the state back to RUN. */ |
| 134 | psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN); |
Achin Gupta | 42c5280 | 2014-05-09 19:32:25 +0100 | [diff] [blame] | 135 | |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 136 | return PSCI_E_SUCCESS; |
Vikram Kanigiri | 3b7c59b | 2014-03-21 11:57:10 +0000 | [diff] [blame] | 137 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 138 | |
Achin Gupta | 42c5280 | 2014-05-09 19:32:25 +0100 | [diff] [blame] | 139 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 140 | * If a power down state has been requested, we need to verify entry |
| 141 | * point and program entry information. |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 142 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 143 | if (is_power_down_state) { |
| 144 | if (psci_plat_pm_ops->validate_ns_entrypoint) { |
| 145 | rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint); |
| 146 | if (rc != PSCI_E_SUCCESS) { |
| 147 | assert(rc == PSCI_E_INVALID_PARAMS); |
| 148 | return rc; |
| 149 | } |
| 150 | } |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 151 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 152 | /* |
| 153 | * Verify and derive the re-entry information for |
| 154 | * the non-secure world from the non-secure state from |
| 155 | * where this call originated. |
| 156 | */ |
| 157 | rc = psci_get_ns_ep_info(&ep, entrypoint, context_id); |
| 158 | if (rc != PSCI_E_SUCCESS) |
| 159 | return rc; |
| 160 | } |
Soby Mathew | f512157 | 2014-09-30 11:19:51 +0100 | [diff] [blame] | 161 | |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 162 | /* |
Achin Gupta | 42c5280 | 2014-05-09 19:32:25 +0100 | [diff] [blame] | 163 | * Do what is needed to enter the power down state. Upon success, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 164 | * enter the final wfi which will power down this CPU. This function |
| 165 | * might return if the power down was abandoned for any reason, e.g. |
| 166 | * arrival of an interrupt |
Achin Gupta | 42c5280 | 2014-05-09 19:32:25 +0100 | [diff] [blame] | 167 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 168 | psci_cpu_suspend_start(&ep, |
| 169 | target_pwrlvl, |
| 170 | &state_info, |
| 171 | is_power_down_state); |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 172 | |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 173 | return PSCI_E_SUCCESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 174 | } |
| 175 | |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 176 | int psci_system_suspend(unsigned long entrypoint, |
| 177 | unsigned long context_id) |
| 178 | { |
| 179 | int rc; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 180 | psci_power_state_t state_info; |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 181 | entry_point_info_t ep; |
| 182 | |
| 183 | /* Validate the entrypoint using platform pm_ops */ |
| 184 | if (psci_plat_pm_ops->validate_ns_entrypoint) { |
| 185 | rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint); |
| 186 | if (rc != PSCI_E_SUCCESS) { |
| 187 | assert(rc == PSCI_E_INVALID_PARAMS); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 188 | return rc; |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 189 | } |
| 190 | } |
| 191 | |
| 192 | /* Check if the current CPU is the last ON CPU in the system */ |
| 193 | if (!psci_is_last_on_cpu()) |
| 194 | return PSCI_E_DENIED; |
| 195 | |
| 196 | /* |
| 197 | * Verify and derive the re-entry information for |
| 198 | * the non-secure world from the non-secure state from |
| 199 | * where this call originated. |
| 200 | */ |
| 201 | rc = psci_get_ns_ep_info(&ep, entrypoint, context_id); |
| 202 | if (rc != PSCI_E_SUCCESS) |
| 203 | return rc; |
| 204 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 205 | /* Query the psci_power_state for system suspend */ |
| 206 | psci_query_sys_suspend_pwrstate(&state_info); |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 207 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 208 | /* Ensure that the psci_power_state makes sense */ |
| 209 | assert(psci_find_target_suspend_lvl(&state_info) == PLAT_MAX_PWR_LVL); |
| 210 | assert(psci_validate_suspend_req(&state_info, PSTATE_TYPE_POWERDOWN) |
| 211 | == PSCI_E_SUCCESS); |
| 212 | assert(is_local_state_off(state_info.pwr_domain_state[PLAT_MAX_PWR_LVL])); |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 213 | |
| 214 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 215 | * Do what is needed to enter the system suspend state. This function |
| 216 | * might return if the power down was abandoned for any reason, e.g. |
| 217 | * arrival of an interrupt |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 218 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 219 | psci_cpu_suspend_start(&ep, |
| 220 | PLAT_MAX_PWR_LVL, |
| 221 | &state_info, |
| 222 | PSTATE_TYPE_POWERDOWN); |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 223 | |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 224 | return PSCI_E_SUCCESS; |
| 225 | } |
| 226 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 227 | int psci_cpu_off(void) |
| 228 | { |
| 229 | int rc; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 230 | int target_pwrlvl = PLAT_MAX_PWR_LVL; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 231 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 232 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 233 | * Do what is needed to power off this CPU and possible higher power |
| 234 | * levels if it able to do so. Upon success, enter the final wfi |
| 235 | * which will power down this CPU. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 236 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 237 | rc = psci_do_cpu_off(target_pwrlvl); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 238 | |
Achin Gupta | 3140a9e | 2013-12-02 16:23:12 +0000 | [diff] [blame] | 239 | /* |
| 240 | * The only error cpu_off can return is E_DENIED. So check if that's |
| 241 | * indeed the case. |
| 242 | */ |
Achin Gupta | 42c5280 | 2014-05-09 19:32:25 +0100 | [diff] [blame] | 243 | assert (rc == PSCI_E_DENIED); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 244 | |
| 245 | return rc; |
| 246 | } |
| 247 | |
| 248 | int psci_affinity_info(unsigned long target_affinity, |
| 249 | unsigned int lowest_affinity_level) |
| 250 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 251 | unsigned int target_idx; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 252 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 253 | /* We dont support level higher than PSCI_CPU_PWR_LVL */ |
| 254 | if (lowest_affinity_level > PSCI_CPU_PWR_LVL) |
| 255 | return PSCI_E_INVALID_PARAMS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 256 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 257 | /* Calculate the cpu index of the target */ |
| 258 | target_idx = plat_core_pos_by_mpidr(target_affinity); |
| 259 | if (target_idx == -1) |
| 260 | return PSCI_E_INVALID_PARAMS; |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 261 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 262 | return psci_get_aff_info_state_by_idx(target_idx); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 263 | } |
| 264 | |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 265 | int psci_migrate(unsigned long target_cpu) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 266 | { |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 267 | int rc; |
| 268 | unsigned long resident_cpu_mpidr; |
| 269 | |
| 270 | rc = psci_spd_migrate_info(&resident_cpu_mpidr); |
| 271 | if (rc != PSCI_TOS_UP_MIG_CAP) |
| 272 | return (rc == PSCI_TOS_NOT_UP_MIG_CAP) ? |
| 273 | PSCI_E_DENIED : PSCI_E_NOT_SUPPORTED; |
| 274 | |
| 275 | /* |
| 276 | * Migrate should only be invoked on the CPU where |
| 277 | * the Secure OS is resident. |
| 278 | */ |
| 279 | if (resident_cpu_mpidr != read_mpidr_el1()) |
| 280 | return PSCI_E_NOT_PRESENT; |
| 281 | |
| 282 | /* Check the validity of the specified target cpu */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 283 | rc = psci_validate_mpidr(target_cpu); |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 284 | if (rc != PSCI_E_SUCCESS) |
| 285 | return PSCI_E_INVALID_PARAMS; |
| 286 | |
| 287 | assert(psci_spd_pm && psci_spd_pm->svc_migrate); |
| 288 | |
| 289 | rc = psci_spd_pm->svc_migrate(read_mpidr_el1(), target_cpu); |
| 290 | assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL); |
| 291 | |
| 292 | return rc; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 293 | } |
| 294 | |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 295 | int psci_migrate_info_type(void) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 296 | { |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 297 | unsigned long resident_cpu_mpidr; |
| 298 | |
| 299 | return psci_spd_migrate_info(&resident_cpu_mpidr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 300 | } |
| 301 | |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 302 | long psci_migrate_info_up_cpu(void) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 303 | { |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 304 | unsigned long resident_cpu_mpidr; |
| 305 | int rc; |
| 306 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 307 | /* |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 308 | * Return value of this depends upon what |
| 309 | * psci_spd_migrate_info() returns. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 310 | */ |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 311 | rc = psci_spd_migrate_info(&resident_cpu_mpidr); |
| 312 | if (rc != PSCI_TOS_NOT_UP_MIG_CAP && rc != PSCI_TOS_UP_MIG_CAP) |
| 313 | return PSCI_E_INVALID_PARAMS; |
| 314 | |
| 315 | return resident_cpu_mpidr; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 316 | } |
| 317 | |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 318 | int psci_features(unsigned int psci_fid) |
| 319 | { |
| 320 | uint32_t local_caps = psci_caps; |
| 321 | |
| 322 | /* Check if it is a 64 bit function */ |
| 323 | if (((psci_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_64) |
| 324 | local_caps &= PSCI_CAP_64BIT_MASK; |
| 325 | |
| 326 | /* Check for invalid fid */ |
| 327 | if (!(is_std_svc_call(psci_fid) && is_valid_fast_smc(psci_fid) |
| 328 | && is_psci_fid(psci_fid))) |
| 329 | return PSCI_E_NOT_SUPPORTED; |
| 330 | |
| 331 | |
| 332 | /* Check if the psci fid is supported or not */ |
| 333 | if (!(local_caps & define_psci_cap(psci_fid))) |
| 334 | return PSCI_E_NOT_SUPPORTED; |
| 335 | |
| 336 | /* Format the feature flags */ |
| 337 | if (psci_fid == PSCI_CPU_SUSPEND_AARCH32 || |
| 338 | psci_fid == PSCI_CPU_SUSPEND_AARCH64) { |
| 339 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 340 | * The trusted firmware does not support OS Initiated Mode. |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 341 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 342 | return (FF_PSTATE << FF_PSTATE_SHIFT) | |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 343 | ((!FF_SUPPORTS_OS_INIT_MODE) << FF_MODE_SUPPORT_SHIFT); |
| 344 | } |
| 345 | |
| 346 | /* Return 0 for all other fid's */ |
| 347 | return PSCI_E_SUCCESS; |
| 348 | } |
| 349 | |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 350 | /******************************************************************************* |
| 351 | * PSCI top level handler for servicing SMCs. |
| 352 | ******************************************************************************/ |
| 353 | uint64_t psci_smc_handler(uint32_t smc_fid, |
| 354 | uint64_t x1, |
| 355 | uint64_t x2, |
| 356 | uint64_t x3, |
| 357 | uint64_t x4, |
| 358 | void *cookie, |
| 359 | void *handle, |
| 360 | uint64_t flags) |
| 361 | { |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 362 | if (is_caller_secure(flags)) |
| 363 | SMC_RET1(handle, SMC_UNK); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 364 | |
Soby Mathew | 61e615b | 2015-01-15 11:49:49 +0000 | [diff] [blame] | 365 | /* Check the fid against the capabilities */ |
| 366 | if (!(psci_caps & define_psci_cap(smc_fid))) |
| 367 | SMC_RET1(handle, SMC_UNK); |
| 368 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 369 | if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) { |
| 370 | /* 32-bit PSCI function, clear top parameter bits */ |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 371 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 372 | x1 = (uint32_t)x1; |
| 373 | x2 = (uint32_t)x2; |
| 374 | x3 = (uint32_t)x3; |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 375 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 376 | switch (smc_fid) { |
| 377 | case PSCI_VERSION: |
| 378 | SMC_RET1(handle, psci_version()); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 379 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 380 | case PSCI_CPU_OFF: |
Achin Gupta | e1aa516 | 2014-06-26 09:58:52 +0100 | [diff] [blame] | 381 | SMC_RET1(handle, psci_cpu_off()); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 382 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 383 | case PSCI_CPU_SUSPEND_AARCH32: |
Achin Gupta | e1aa516 | 2014-06-26 09:58:52 +0100 | [diff] [blame] | 384 | SMC_RET1(handle, psci_cpu_suspend(x1, x2, x3)); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 385 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 386 | case PSCI_CPU_ON_AARCH32: |
| 387 | SMC_RET1(handle, psci_cpu_on(x1, x2, x3)); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 388 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 389 | case PSCI_AFFINITY_INFO_AARCH32: |
| 390 | SMC_RET1(handle, psci_affinity_info(x1, x2)); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 391 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 392 | case PSCI_MIG_AARCH32: |
| 393 | SMC_RET1(handle, psci_migrate(x1)); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 394 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 395 | case PSCI_MIG_INFO_TYPE: |
| 396 | SMC_RET1(handle, psci_migrate_info_type()); |
| 397 | |
| 398 | case PSCI_MIG_INFO_UP_CPU_AARCH32: |
| 399 | SMC_RET1(handle, psci_migrate_info_up_cpu()); |
| 400 | |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 401 | case PSCI_SYSTEM_SUSPEND_AARCH32: |
| 402 | SMC_RET1(handle, psci_system_suspend(x1, x2)); |
| 403 | |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 404 | case PSCI_SYSTEM_OFF: |
| 405 | psci_system_off(); |
| 406 | /* We should never return from psci_system_off() */ |
| 407 | |
| 408 | case PSCI_SYSTEM_RESET: |
| 409 | psci_system_reset(); |
| 410 | /* We should never return from psci_system_reset() */ |
| 411 | |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 412 | case PSCI_FEATURES: |
| 413 | SMC_RET1(handle, psci_features(x1)); |
| 414 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 415 | default: |
| 416 | break; |
| 417 | } |
| 418 | } else { |
| 419 | /* 64-bit PSCI function */ |
| 420 | |
| 421 | switch (smc_fid) { |
| 422 | case PSCI_CPU_SUSPEND_AARCH64: |
Achin Gupta | e1aa516 | 2014-06-26 09:58:52 +0100 | [diff] [blame] | 423 | SMC_RET1(handle, psci_cpu_suspend(x1, x2, x3)); |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 424 | |
| 425 | case PSCI_CPU_ON_AARCH64: |
| 426 | SMC_RET1(handle, psci_cpu_on(x1, x2, x3)); |
| 427 | |
| 428 | case PSCI_AFFINITY_INFO_AARCH64: |
| 429 | SMC_RET1(handle, psci_affinity_info(x1, x2)); |
| 430 | |
| 431 | case PSCI_MIG_AARCH64: |
| 432 | SMC_RET1(handle, psci_migrate(x1)); |
| 433 | |
| 434 | case PSCI_MIG_INFO_UP_CPU_AARCH64: |
| 435 | SMC_RET1(handle, psci_migrate_info_up_cpu()); |
| 436 | |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 437 | case PSCI_SYSTEM_SUSPEND_AARCH64: |
| 438 | SMC_RET1(handle, psci_system_suspend(x1, x2)); |
| 439 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 440 | default: |
| 441 | break; |
| 442 | } |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 443 | } |
| 444 | |
Andrew Thoelke | 89a3c84 | 2014-06-10 16:37:37 +0100 | [diff] [blame] | 445 | WARN("Unimplemented PSCI Call: 0x%x \n", smc_fid); |
| 446 | SMC_RET1(handle, SMC_UNK); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 447 | } |