blob: 9914f69ae06288c060b0048bd824735fccc955bf [file] [log] [blame]
Juan Castillo0c70c572014-08-12 13:04:43 +01001/*
Dan Handleyed6ff952014-05-14 17:44:19 +01002 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __FVP_DEF_H__
32#define __FVP_DEF_H__
33
Dan Handleyed6ff952014-05-14 17:44:19 +010034/* Firmware Image Package */
35#define FIP_IMAGE_NAME "fip.bin"
Juan Castillob3dbeb02014-07-16 15:53:43 +010036#define FVP_PRIMARY_CPU 0x0
Dan Handleyed6ff952014-05-14 17:44:19 +010037
Juan Castillo0c70c572014-08-12 13:04:43 +010038/* Memory location options for Shared data and TSP in FVP */
39#define FVP_IN_TRUSTED_SRAM 0
40#define FVP_IN_TRUSTED_DRAM 1
41
Dan Handleyed6ff952014-05-14 17:44:19 +010042/*******************************************************************************
43 * FVP memory map related constants
44 ******************************************************************************/
45
Juan Castillo0c70c572014-08-12 13:04:43 +010046#define FVP_TRUSTED_ROM_BASE 0x00000000
47#define FVP_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
48
49#define FVP_TRUSTED_SRAM_BASE 0x04000000
50#define FVP_TRUSTED_SRAM_SIZE 0x00040000 /* 256 KB */
51
52#define FVP_TRUSTED_DRAM_BASE 0x06000000
53#define FVP_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
54
Dan Handleyed6ff952014-05-14 17:44:19 +010055#define FLASH0_BASE 0x08000000
Juan Castillo0c70c572014-08-12 13:04:43 +010056#define FLASH0_SIZE 0x04000000
Dan Handleyed6ff952014-05-14 17:44:19 +010057
58#define FLASH1_BASE 0x0c000000
59#define FLASH1_SIZE 0x04000000
60
61#define PSRAM_BASE 0x14000000
62#define PSRAM_SIZE 0x04000000
63
64#define VRAM_BASE 0x18000000
65#define VRAM_SIZE 0x02000000
66
67/* Aggregate of all devices in the first GB */
68#define DEVICE0_BASE 0x1a000000
69#define DEVICE0_SIZE 0x12200000
70
71#define DEVICE1_BASE 0x2f000000
72#define DEVICE1_SIZE 0x200000
73
74#define NSRAM_BASE 0x2e000000
75#define NSRAM_SIZE 0x10000
76
Juan Castillo48e84b32014-08-12 13:51:51 +010077/* 4KB shared memory */
78#define FVP_SHARED_RAM_SIZE 0x1000
Dan Handleyed6ff952014-05-14 17:44:19 +010079
Juan Castillo48e84b32014-08-12 13:51:51 +010080/* Location of shared memory */
81#if (FVP_SHARED_DATA_LOCATION_ID == FVP_IN_TRUSTED_DRAM)
82/* Shared memory at the base of Trusted DRAM */
83# define FVP_SHARED_RAM_BASE FVP_TRUSTED_DRAM_BASE
84# define FVP_TRUSTED_SRAM_LIMIT (FVP_TRUSTED_SRAM_BASE \
85 + FVP_TRUSTED_SRAM_SIZE)
86#elif (FVP_SHARED_DATA_LOCATION_ID == FVP_IN_TRUSTED_SRAM)
87# if (FVP_TSP_RAM_LOCATION_ID == FVP_IN_TRUSTED_DRAM)
88# error "Shared data in Trusted SRAM and TSP in Trusted DRAM is not supported"
89# endif
90/* Shared memory at the top of the Trusted SRAM */
91# define FVP_SHARED_RAM_BASE (FVP_TRUSTED_SRAM_BASE \
92 + FVP_TRUSTED_SRAM_SIZE \
93 - FVP_SHARED_RAM_SIZE)
94# define FVP_TRUSTED_SRAM_LIMIT FVP_SHARED_RAM_BASE
95#else
96# error "Unsupported FVP_SHARED_DATA_LOCATION_ID value"
97#endif
Dan Handleyed6ff952014-05-14 17:44:19 +010098
99#define DRAM1_BASE 0x80000000ull
100#define DRAM1_SIZE 0x80000000ull
101#define DRAM1_END (DRAM1_BASE + DRAM1_SIZE - 1)
102#define DRAM1_SEC_SIZE 0x01000000ull
103
104#define DRAM_BASE DRAM1_BASE
105#define DRAM_SIZE DRAM1_SIZE
106
107#define DRAM2_BASE 0x880000000ull
108#define DRAM2_SIZE 0x780000000ull
109#define DRAM2_END (DRAM2_BASE + DRAM2_SIZE - 1)
110
111#define PCIE_EXP_BASE 0x40000000
112#define TZRNG_BASE 0x7fe60000
113#define TZNVCTR_BASE 0x7fe70000
114#define TZROOTKEY_BASE 0x7fe80000
115
116/* Memory mapped Generic timer interfaces */
117#define SYS_CNTCTL_BASE 0x2a430000
118#define SYS_CNTREAD_BASE 0x2a800000
119#define SYS_TIMCTL_BASE 0x2a810000
120
121/* V2M motherboard system registers & offsets */
122#define VE_SYSREGS_BASE 0x1c010000
Juan Castillo4dc4a472014-08-12 11:17:06 +0100123#define V2M_SYS_ID 0x0
124#define V2M_SYS_SWITCH 0x4
125#define V2M_SYS_LED 0x8
Dan Handleyed6ff952014-05-14 17:44:19 +0100126#define V2M_SYS_CFGDATA 0xa0
127#define V2M_SYS_CFGCTRL 0xa4
Juan Castillo4dc4a472014-08-12 11:17:06 +0100128#define V2M_SYS_CFGSTATUS 0xa8
129
130#define CFGCTRL_START (1 << 31)
131#define CFGCTRL_RW (1 << 30)
132#define CFGCTRL_FUNC_SHIFT 20
133#define CFGCTRL_FUNC(fn) (fn << CFGCTRL_FUNC_SHIFT)
134#define FUNC_CLK_GEN 0x01
135#define FUNC_TEMP 0x04
136#define FUNC_DB_RESET 0x05
137#define FUNC_SCC_CFG 0x06
138#define FUNC_SHUTDOWN 0x08
139#define FUNC_REBOOT 0x09
Dan Handleyed6ff952014-05-14 17:44:19 +0100140
141/* Load address of BL33 in the FVP port */
142#define NS_IMAGE_OFFSET (DRAM1_BASE + 0x8000000) /* DRAM + 128MB */
143
Andrew Thoelkea55566d2014-05-28 22:22:55 +0100144/* Special value used to verify platform parameters from BL2 to BL3-1 */
145#define FVP_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
146
Dan Handleyed6ff952014-05-14 17:44:19 +0100147/*
148 * V2M sysled bit definitions. The values written to this
149 * register are defined in arch.h & runtime_svc.h. Only
150 * used by the primary cpu to diagnose any cold boot issues.
151 *
152 * SYS_LED[0] - Security state (S=0/NS=1)
153 * SYS_LED[2:1] - Exception Level (EL3-EL0)
154 * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
155 *
156 */
157#define SYS_LED_SS_SHIFT 0x0
158#define SYS_LED_EL_SHIFT 0x1
159#define SYS_LED_EC_SHIFT 0x3
160
161#define SYS_LED_SS_MASK 0x1
162#define SYS_LED_EL_MASK 0x3
163#define SYS_LED_EC_MASK 0x1f
164
165/* V2M sysid register bits */
Juan Castillod73898a2014-06-13 17:10:00 +0100166#define SYS_ID_REV_SHIFT 28
Dan Handleyed6ff952014-05-14 17:44:19 +0100167#define SYS_ID_HBI_SHIFT 16
168#define SYS_ID_BLD_SHIFT 12
169#define SYS_ID_ARCH_SHIFT 8
170#define SYS_ID_FPGA_SHIFT 0
171
172#define SYS_ID_REV_MASK 0xf
173#define SYS_ID_HBI_MASK 0xfff
174#define SYS_ID_BLD_MASK 0xf
175#define SYS_ID_ARCH_MASK 0xf
176#define SYS_ID_FPGA_MASK 0xff
177
178#define SYS_ID_BLD_LENGTH 4
179
Dan Handleyed6ff952014-05-14 17:44:19 +0100180#define HBI_FVP_BASE 0x020
Andrew Thoelke960347d2014-06-26 14:27:26 +0100181#define REV_FVP_BASE_V0 0x0
182
Dan Handleyed6ff952014-05-14 17:44:19 +0100183#define HBI_FOUNDATION 0x010
Andrew Thoelke960347d2014-06-26 14:27:26 +0100184#define REV_FOUNDATION_V2_0 0x0
185#define REV_FOUNDATION_V2_1 0x1
Dan Handleyed6ff952014-05-14 17:44:19 +0100186
187#define BLD_GIC_VE_MMAP 0x0
188#define BLD_GIC_A53A57_MMAP 0x1
189
190#define ARCH_MODEL 0x1
191
192/* FVP Power controller base address*/
193#define PWRC_BASE 0x1c100000
194
195
196/*******************************************************************************
197 * CCI-400 related constants
198 ******************************************************************************/
199#define CCI400_BASE 0x2c090000
Dan Handleybe234f92014-08-04 16:11:15 +0100200#define CCI400_SL_IFACE3_CLUSTER_IX 0
201#define CCI400_SL_IFACE4_CLUSTER_IX 1
Dan Handleyed6ff952014-05-14 17:44:19 +0100202
203/*******************************************************************************
204 * GIC-400 & interrupt handling related constants
205 ******************************************************************************/
206/* VE compatible GIC memory map */
207#define VE_GICD_BASE 0x2c001000
208#define VE_GICC_BASE 0x2c002000
209#define VE_GICH_BASE 0x2c004000
210#define VE_GICV_BASE 0x2c006000
211
212/* Base FVP compatible GIC memory map */
213#define BASE_GICD_BASE 0x2f000000
214#define BASE_GICR_BASE 0x2f100000
215#define BASE_GICC_BASE 0x2c000000
216#define BASE_GICH_BASE 0x2c010000
217#define BASE_GICV_BASE 0x2c02f000
218
219#define IRQ_TZ_WDOG 56
220#define IRQ_SEC_PHY_TIMER 29
221#define IRQ_SEC_SGI_0 8
222#define IRQ_SEC_SGI_1 9
223#define IRQ_SEC_SGI_2 10
224#define IRQ_SEC_SGI_3 11
225#define IRQ_SEC_SGI_4 12
226#define IRQ_SEC_SGI_5 13
227#define IRQ_SEC_SGI_6 14
228#define IRQ_SEC_SGI_7 15
229#define IRQ_SEC_SGI_8 16
230
231/*******************************************************************************
232 * PL011 related constants
233 ******************************************************************************/
234#define PL011_UART0_BASE 0x1c090000
235#define PL011_UART1_BASE 0x1c0a0000
236#define PL011_UART2_BASE 0x1c0b0000
237#define PL011_UART3_BASE 0x1c0c0000
238
Soby Mathew69817f72014-07-14 15:43:21 +0100239#define PL011_BAUDRATE 115200
240
241#define PL011_UART0_CLK_IN_HZ 24000000
242#define PL011_UART1_CLK_IN_HZ 24000000
243#define PL011_UART2_CLK_IN_HZ 24000000
244#define PL011_UART3_CLK_IN_HZ 24000000
245
Dan Handleyed6ff952014-05-14 17:44:19 +0100246/*******************************************************************************
247 * TrustZone address space controller related constants
248 ******************************************************************************/
249#define TZC400_BASE 0x2a4a0000
250
251/*
252 * The NSAIDs for this platform as used to program the TZC400.
253 */
254
Dan Handleyed6ff952014-05-14 17:44:19 +0100255/* NSAIDs used by devices in TZC filter 0 on FVP */
256#define FVP_NSAID_DEFAULT 0
257#define FVP_NSAID_PCI 1
258#define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */
259#define FVP_NSAID_AP 9 /* Application Processors */
260#define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */
261
262/* NSAIDs used by devices in TZC filter 2 on FVP */
263#define FVP_NSAID_HDLCD0 2
264#define FVP_NSAID_CLCD 7
265
Juan Castillo48e84b32014-08-12 13:51:51 +0100266/*******************************************************************************
267 * Shared Data
268 ******************************************************************************/
269
270/* Entrypoint mailboxes */
271#define MBOX_BASE FVP_SHARED_RAM_BASE
272#define MBOX_SIZE 0x200
273
274/* Base address where parameters to BL31 are stored */
275#define PARAMS_BASE (MBOX_BASE + MBOX_SIZE)
276
Dan Handleyed6ff952014-05-14 17:44:19 +0100277#endif /* __FVP_DEF_H__ */