blob: 6fe5511887fa03b63c09318239e08e583acd5a19 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
thagon01-arm6805e8d2023-07-12 10:43:58 -05002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Dan Handleyed6ff952014-05-14 17:44:19 +01009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
Alexei Fedorovf41355c2019-09-13 14:11:59 +010012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <bl1/bl1.h>
15#include <common/bl_common.h>
16#include <common/debug.h>
17#include <drivers/auth/auth_mod.h>
Manish V Badarkhe92de80a2021-12-16 10:41:47 +000018#include <drivers/auth/crypto_mod.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <drivers/console.h>
thagon01-arm6805e8d2023-07-12 10:43:58 -050020#include <lib/bootmarker_capture.h>
Boyan Karatotev5d38cb32023-01-27 09:37:07 +000021#include <lib/cpus/errata.h>
thagon01-arm6805e8d2023-07-12 10:43:58 -050022#include <lib/pmf/pmf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <lib/utils.h>
24#include <plat/common/platform.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000025#include <smccc_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <tools_share/uuid.h>
27
Isla Mitchell99305012017-07-11 14:54:08 +010028#include "bl1_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Yatharth Kochara65be2f2015-10-09 18:06:13 +010030static void bl1_load_bl2(void);
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +010031
Alexei Fedorov3dd9f2b2019-10-01 13:58:23 +010032#if ENABLE_PAUTH
33uint64_t bl1_apiakey[2];
34#endif
35
thagon01-arm6805e8d2023-07-12 10:43:58 -050036#if ENABLE_RUNTIME_INSTRUMENTATION
37 PMF_REGISTER_SERVICE(bl_svc, PMF_RT_INSTR_SVC_ID,
38 BL_TOTAL_IDS, PMF_DUMP_ENABLE)
39#endif
40
Sandrine Bailleux467d0572014-06-24 14:02:34 +010041/*******************************************************************************
Soby Mathew6e16a332018-01-10 12:51:34 +000042 * Helper utility to calculate the BL2 memory layout taking into consideration
43 * the BL1 RW data assuming that it is at the top of the memory layout.
Sandrine Bailleux467d0572014-06-24 14:02:34 +010044 ******************************************************************************/
Soby Mathew6e16a332018-01-10 12:51:34 +000045void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
46 meminfo_t *bl2_mem_layout)
Sandrine Bailleux467d0572014-06-24 14:02:34 +010047{
Sandrine Bailleux467d0572014-06-24 14:02:34 +010048 assert(bl1_mem_layout != NULL);
49 assert(bl2_mem_layout != NULL);
50
Yatharth Kochar51f76f62016-09-12 16:10:33 +010051 /*
52 * Remove BL1 RW data from the scope of memory visible to BL2.
53 * This is assuming BL1 RW data is at the top of bl1_mem_layout.
54 */
55 assert(BL1_RW_BASE > bl1_mem_layout->total_base);
56 bl2_mem_layout->total_base = bl1_mem_layout->total_base;
57 bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base;
Sandrine Bailleux467d0572014-06-24 14:02:34 +010058
Deepika Bhavnani64e557c2019-09-03 21:51:09 +030059 flush_dcache_range((uintptr_t)bl2_mem_layout, sizeof(meminfo_t));
Sandrine Bailleux467d0572014-06-24 14:02:34 +010060}
Soby Mathew6e16a332018-01-10 12:51:34 +000061
Sandrine Bailleux467d0572014-06-24 14:02:34 +010062/*******************************************************************************
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000063 * Setup function for BL1.
64 ******************************************************************************/
65void bl1_setup(void)
66{
67 /* Perform early platform-specific setup */
68 bl1_early_platform_setup();
69
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000070 /* Perform late platform-specific setup */
71 bl1_plat_arch_setup();
Alexei Fedorovf41355c2019-09-13 14:11:59 +010072
73#if CTX_INCLUDE_PAUTH_REGS
74 /*
75 * Assert that the ARMv8.3-PAuth registers are present or an access
76 * fault will be triggered when they are being saved or restored.
77 */
78 assert(is_armv8_3_pauth_present());
79#endif /* CTX_INCLUDE_PAUTH_REGS */
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000080}
81
82/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010083 * Function to perform late architectural and platform specific initialization.
Yatharth Kochara65be2f2015-10-09 18:06:13 +010084 * It also queries the platform to load and run next BL image. Only called
85 * by the primary cpu after a cold boot.
86 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +010087void bl1_main(void)
88{
Yatharth Kochara65be2f2015-10-09 18:06:13 +010089 unsigned int image_id;
90
thagon01-arm6805e8d2023-07-12 10:43:58 -050091#if ENABLE_RUNTIME_INSTRUMENTATION
92 PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_ENTRY, PMF_CACHE_MAINT);
93#endif
94
Dan Handley91b624e2014-07-29 17:14:00 +010095 /* Announce our arrival */
96 NOTICE(FIRMWARE_WELCOME_STR);
97 NOTICE("BL1: %s\n", version_string);
98 NOTICE("BL1: %s\n", build_message);
99
John Powella5c66362020-03-20 14:21:05 -0500100 INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
Dan Handley91b624e2014-07-29 17:14:00 +0100101
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +0000102 print_errata_status();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000104#if ENABLE_ASSERTIONS
Yatharth Kochar5d361212016-06-28 17:07:09 +0100105 u_register_t val;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100106 /*
107 * Ensure that MMU/Caches and coherency are turned on
108 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700109#ifdef __aarch64__
Dan Handley0cdebbd2015-03-30 17:15:16 +0100110 val = read_sctlr_el3();
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700111#else
112 val = read_sctlr();
Yatharth Kochar5d361212016-06-28 17:07:09 +0100113#endif
John Powella5c66362020-03-20 14:21:05 -0500114 assert((val & SCTLR_M_BIT) != 0);
115 assert((val & SCTLR_C_BIT) != 0);
116 assert((val & SCTLR_I_BIT) != 0);
Dan Handley0cdebbd2015-03-30 17:15:16 +0100117 /*
118 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
119 * provided platform value
120 */
121 val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
122 /*
123 * If CWG is zero, then no CWG information is available but we can
124 * at least check the platform value is less than the architectural
125 * maximum.
126 */
127 if (val != 0)
128 assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
129 else
130 assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000131#endif /* ENABLE_ASSERTIONS */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132
133 /* Perform remaining generic architectural setup from EL3 */
134 bl1_arch_setup();
135
Manish V Badarkhe92de80a2021-12-16 10:41:47 +0000136 crypto_mod_init();
137
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100138 /* Initialize authentication module */
139 auth_mod_init();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100140
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100141 /* Initialize the measured boot */
142 bl1_plat_mboot_init();
143
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144 /* Perform platform setup in BL1. */
145 bl1_platform_setup();
146
Alexei Fedorov3dd9f2b2019-10-01 13:58:23 +0100147#if ENABLE_PAUTH
148 /* Store APIAKey_EL1 key */
149 bl1_apiakey[0] = read_apiakeylo_el1();
150 bl1_apiakey[1] = read_apiakeyhi_el1();
151#endif /* ENABLE_PAUTH */
152
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100153 /* Get the image id of next image to load and run. */
154 image_id = bl1_plat_get_next_image_id();
155
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100156 /*
157 * We currently interpret any image id other than
158 * BL2_IMAGE_ID as the start of firmware update.
159 */
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100160 if (image_id == BL2_IMAGE_ID)
161 bl1_load_bl2();
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100162 else
163 NOTICE("BL1-FWU: *******FWU Process Started*******\n");
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100164
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100165 /* Teardown the measured boot driver */
166 bl1_plat_mboot_finish();
167
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100168 bl1_prepare_next_image(image_id);
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000169
thagon01-arm6805e8d2023-07-12 10:43:58 -0500170#if ENABLE_RUNTIME_INSTRUMENTATION
171 PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_EXIT, PMF_CACHE_MAINT);
172#endif
173
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000174 console_flush();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100175}
176
177/*******************************************************************************
178 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
179 * Called by the primary cpu after a cold boot.
180 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
181 * loader etc.
182 ******************************************************************************/
Roberto Vargasbcfaeff2018-02-12 12:36:17 +0000183static void bl1_load_bl2(void)
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100184{
John Powella5c66362020-03-20 14:21:05 -0500185 image_desc_t *desc;
186 image_info_t *info;
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100187 int err;
188
189 /* Get the image descriptor */
John Powella5c66362020-03-20 14:21:05 -0500190 desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
191 assert(desc != NULL);
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100192
193 /* Get the image info */
John Powella5c66362020-03-20 14:21:05 -0500194 info = &desc->image_info;
Juan Castillo3a66aca2015-04-13 17:36:19 +0100195 INFO("BL1: Loading BL2\n");
196
Soby Mathew2f38ce32018-02-08 17:45:12 +0000197 err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
John Powella5c66362020-03-20 14:21:05 -0500198 if (err != 0) {
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900199 ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
200 plat_error_handler(err);
201 }
202
John Powella5c66362020-03-20 14:21:05 -0500203 err = load_auth_image(BL2_IMAGE_ID, info);
204 if (err != 0) {
Dan Handley91b624e2014-07-29 17:14:00 +0100205 ERROR("Failed to load BL2 firmware.\n");
Juan Castillo26ae5832015-09-25 15:41:14 +0100206 plat_error_handler(err);
Vikram Kanigirida567432014-04-15 18:08:08 +0100207 }
Juan Castillod227d8b2015-01-07 13:49:59 +0000208
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900209 /* Allow platform to handle image information. */
Soby Mathew2f38ce32018-02-08 17:45:12 +0000210 err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
John Powella5c66362020-03-20 14:21:05 -0500211 if (err != 0) {
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900212 ERROR("Failure in post image load handling of BL2 (%d)\n", err);
213 plat_error_handler(err);
214 }
215
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100216 NOTICE("BL1: Booting BL2\n");
Achin Gupta4f6ad662013-10-25 09:08:21 +0100217}
218
219/*******************************************************************************
Yatharth Kochar5d361212016-06-28 17:07:09 +0100220 * Function called just before handing over to the next BL to inform the user
221 * about the boot progress. In debug mode, also print details about the BL
222 * image's execution context.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100223 ******************************************************************************/
Yatharth Kochar5d361212016-06-28 17:07:09 +0100224void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225{
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700226#ifdef __aarch64__
Juan Castillo7d199412015-12-14 09:35:25 +0000227 NOTICE("BL1: Booting BL31\n");
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700228#else
229 NOTICE("BL1: Booting BL32\n");
230#endif /* __aarch64__ */
Yatharth Kochar5d361212016-06-28 17:07:09 +0100231 print_entry_point_info(bl_ep_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100232}
Sandrine Bailleuxb7e97c42015-11-10 10:01:19 +0000233
234#if SPIN_ON_BL1_EXIT
235void print_debug_loop_message(void)
236{
237 NOTICE("BL1: Debug loop, spinning forever\n");
238 NOTICE("BL1: Please connect the debugger to continue\n");
239}
240#endif
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100241
242/*******************************************************************************
243 * Top level handler for servicing BL1 SMCs.
244 ******************************************************************************/
Zelalem91d80612020-02-12 10:37:03 -0600245u_register_t bl1_smc_handler(unsigned int smc_fid,
246 u_register_t x1,
247 u_register_t x2,
248 u_register_t x3,
249 u_register_t x4,
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100250 void *cookie,
251 void *handle,
252 unsigned int flags)
253{
Jimmy Brissonf94399a2020-08-04 16:27:51 -0500254 /* BL1 Service UUID */
255 DEFINE_SVC_UUID2(bl1_svc_uid,
256 U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
257 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
258
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100259
260#if TRUSTED_BOARD_BOOT
261 /*
262 * Dispatch FWU calls to FWU SMC handler and return its return
263 * value
264 */
265 if (is_fwu_fid(smc_fid)) {
266 return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
267 handle, flags);
268 }
269#endif
270
271 switch (smc_fid) {
272 case BL1_SMC_CALL_COUNT:
273 SMC_RET1(handle, BL1_NUM_SMC_CALLS);
274
275 case BL1_SMC_UID:
276 SMC_UUID_RET(handle, bl1_svc_uid);
277
278 case BL1_SMC_VERSION:
279 SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
280
281 default:
John Powella5c66362020-03-20 14:21:05 -0500282 WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
283 SMC_RET1(handle, SMC_UNK);
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100284 }
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100285}
dp-armcdd03cb2017-02-15 11:07:55 +0000286
287/*******************************************************************************
288 * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI
289 * compliance when invoking bl1_smc_handler.
290 ******************************************************************************/
Zelalem91d80612020-02-12 10:37:03 -0600291u_register_t bl1_smc_wrapper(uint32_t smc_fid,
dp-armcdd03cb2017-02-15 11:07:55 +0000292 void *cookie,
293 void *handle,
294 unsigned int flags)
295{
Zelalem91d80612020-02-12 10:37:03 -0600296 u_register_t x1, x2, x3, x4;
dp-armcdd03cb2017-02-15 11:07:55 +0000297
Zelaleme8dadb12020-02-05 14:12:39 -0600298 assert(handle != NULL);
dp-armcdd03cb2017-02-15 11:07:55 +0000299
300 get_smc_params_from_ctx(handle, x1, x2, x3, x4);
301 return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
302}