blob: 7399bc8fcbc2ad4e67649873a8c71ee8990d9da1 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Manish V Badarkhe92de80a2021-12-16 10:41:47 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Dan Handleyed6ff952014-05-14 17:44:19 +01009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
Alexei Fedorovf41355c2019-09-13 14:11:59 +010012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <bl1/bl1.h>
15#include <common/bl_common.h>
16#include <common/debug.h>
17#include <drivers/auth/auth_mod.h>
Manish V Badarkhe92de80a2021-12-16 10:41:47 +000018#include <drivers/auth/crypto_mod.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <drivers/console.h>
20#include <lib/cpus/errata_report.h>
21#include <lib/utils.h>
22#include <plat/common/platform.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000023#include <smccc_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <tools_share/uuid.h>
25
Isla Mitchell99305012017-07-11 14:54:08 +010026#include "bl1_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010027
Yatharth Kochara65be2f2015-10-09 18:06:13 +010028static void bl1_load_bl2(void);
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +010029
Alexei Fedorov3dd9f2b2019-10-01 13:58:23 +010030#if ENABLE_PAUTH
31uint64_t bl1_apiakey[2];
32#endif
33
Sandrine Bailleux467d0572014-06-24 14:02:34 +010034/*******************************************************************************
Soby Mathew6e16a332018-01-10 12:51:34 +000035 * Helper utility to calculate the BL2 memory layout taking into consideration
36 * the BL1 RW data assuming that it is at the top of the memory layout.
Sandrine Bailleux467d0572014-06-24 14:02:34 +010037 ******************************************************************************/
Soby Mathew6e16a332018-01-10 12:51:34 +000038void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
39 meminfo_t *bl2_mem_layout)
Sandrine Bailleux467d0572014-06-24 14:02:34 +010040{
Sandrine Bailleux467d0572014-06-24 14:02:34 +010041 assert(bl1_mem_layout != NULL);
42 assert(bl2_mem_layout != NULL);
43
Yatharth Kochar51f76f62016-09-12 16:10:33 +010044 /*
45 * Remove BL1 RW data from the scope of memory visible to BL2.
46 * This is assuming BL1 RW data is at the top of bl1_mem_layout.
47 */
48 assert(BL1_RW_BASE > bl1_mem_layout->total_base);
49 bl2_mem_layout->total_base = bl1_mem_layout->total_base;
50 bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base;
Sandrine Bailleux467d0572014-06-24 14:02:34 +010051
Deepika Bhavnani64e557c2019-09-03 21:51:09 +030052 flush_dcache_range((uintptr_t)bl2_mem_layout, sizeof(meminfo_t));
Sandrine Bailleux467d0572014-06-24 14:02:34 +010053}
Soby Mathew6e16a332018-01-10 12:51:34 +000054
Sandrine Bailleux467d0572014-06-24 14:02:34 +010055/*******************************************************************************
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000056 * Setup function for BL1.
57 ******************************************************************************/
58void bl1_setup(void)
59{
60 /* Perform early platform-specific setup */
61 bl1_early_platform_setup();
62
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000063 /* Perform late platform-specific setup */
64 bl1_plat_arch_setup();
Alexei Fedorovf41355c2019-09-13 14:11:59 +010065
66#if CTX_INCLUDE_PAUTH_REGS
67 /*
68 * Assert that the ARMv8.3-PAuth registers are present or an access
69 * fault will be triggered when they are being saved or restored.
70 */
71 assert(is_armv8_3_pauth_present());
72#endif /* CTX_INCLUDE_PAUTH_REGS */
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000073}
74
75/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010076 * Function to perform late architectural and platform specific initialization.
Yatharth Kochara65be2f2015-10-09 18:06:13 +010077 * It also queries the platform to load and run next BL image. Only called
78 * by the primary cpu after a cold boot.
79 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +010080void bl1_main(void)
81{
Yatharth Kochara65be2f2015-10-09 18:06:13 +010082 unsigned int image_id;
83
Dan Handley91b624e2014-07-29 17:14:00 +010084 /* Announce our arrival */
85 NOTICE(FIRMWARE_WELCOME_STR);
86 NOTICE("BL1: %s\n", version_string);
87 NOTICE("BL1: %s\n", build_message);
88
John Powella5c66362020-03-20 14:21:05 -050089 INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
Dan Handley91b624e2014-07-29 17:14:00 +010090
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +000091 print_errata_status();
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000093#if ENABLE_ASSERTIONS
Yatharth Kochar5d361212016-06-28 17:07:09 +010094 u_register_t val;
Achin Gupta4f6ad662013-10-25 09:08:21 +010095 /*
96 * Ensure that MMU/Caches and coherency are turned on
97 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070098#ifdef __aarch64__
Dan Handley0cdebbd2015-03-30 17:15:16 +010099 val = read_sctlr_el3();
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700100#else
101 val = read_sctlr();
Yatharth Kochar5d361212016-06-28 17:07:09 +0100102#endif
John Powella5c66362020-03-20 14:21:05 -0500103 assert((val & SCTLR_M_BIT) != 0);
104 assert((val & SCTLR_C_BIT) != 0);
105 assert((val & SCTLR_I_BIT) != 0);
Dan Handley0cdebbd2015-03-30 17:15:16 +0100106 /*
107 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
108 * provided platform value
109 */
110 val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
111 /*
112 * If CWG is zero, then no CWG information is available but we can
113 * at least check the platform value is less than the architectural
114 * maximum.
115 */
116 if (val != 0)
117 assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
118 else
119 assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000120#endif /* ENABLE_ASSERTIONS */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121
122 /* Perform remaining generic architectural setup from EL3 */
123 bl1_arch_setup();
124
Manish V Badarkhe92de80a2021-12-16 10:41:47 +0000125 crypto_mod_init();
126
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100127 /* Initialize authentication module */
128 auth_mod_init();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100129
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100130 /* Initialize the measured boot */
131 bl1_plat_mboot_init();
132
Achin Gupta4f6ad662013-10-25 09:08:21 +0100133 /* Perform platform setup in BL1. */
134 bl1_platform_setup();
135
Alexei Fedorov3dd9f2b2019-10-01 13:58:23 +0100136#if ENABLE_PAUTH
137 /* Store APIAKey_EL1 key */
138 bl1_apiakey[0] = read_apiakeylo_el1();
139 bl1_apiakey[1] = read_apiakeyhi_el1();
140#endif /* ENABLE_PAUTH */
141
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100142 /* Get the image id of next image to load and run. */
143 image_id = bl1_plat_get_next_image_id();
144
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100145 /*
146 * We currently interpret any image id other than
147 * BL2_IMAGE_ID as the start of firmware update.
148 */
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100149 if (image_id == BL2_IMAGE_ID)
150 bl1_load_bl2();
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100151 else
152 NOTICE("BL1-FWU: *******FWU Process Started*******\n");
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100153
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100154 /* Teardown the measured boot driver */
155 bl1_plat_mboot_finish();
156
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100157 bl1_prepare_next_image(image_id);
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000158
159 console_flush();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100160}
161
162/*******************************************************************************
163 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
164 * Called by the primary cpu after a cold boot.
165 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
166 * loader etc.
167 ******************************************************************************/
Roberto Vargasbcfaeff2018-02-12 12:36:17 +0000168static void bl1_load_bl2(void)
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100169{
John Powella5c66362020-03-20 14:21:05 -0500170 image_desc_t *desc;
171 image_info_t *info;
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100172 int err;
173
174 /* Get the image descriptor */
John Powella5c66362020-03-20 14:21:05 -0500175 desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
176 assert(desc != NULL);
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100177
178 /* Get the image info */
John Powella5c66362020-03-20 14:21:05 -0500179 info = &desc->image_info;
Juan Castillo3a66aca2015-04-13 17:36:19 +0100180 INFO("BL1: Loading BL2\n");
181
Soby Mathew2f38ce32018-02-08 17:45:12 +0000182 err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
John Powella5c66362020-03-20 14:21:05 -0500183 if (err != 0) {
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900184 ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
185 plat_error_handler(err);
186 }
187
John Powella5c66362020-03-20 14:21:05 -0500188 err = load_auth_image(BL2_IMAGE_ID, info);
189 if (err != 0) {
Dan Handley91b624e2014-07-29 17:14:00 +0100190 ERROR("Failed to load BL2 firmware.\n");
Juan Castillo26ae5832015-09-25 15:41:14 +0100191 plat_error_handler(err);
Vikram Kanigirida567432014-04-15 18:08:08 +0100192 }
Juan Castillod227d8b2015-01-07 13:49:59 +0000193
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900194 /* Allow platform to handle image information. */
Soby Mathew2f38ce32018-02-08 17:45:12 +0000195 err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
John Powella5c66362020-03-20 14:21:05 -0500196 if (err != 0) {
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900197 ERROR("Failure in post image load handling of BL2 (%d)\n", err);
198 plat_error_handler(err);
199 }
200
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100201 NOTICE("BL1: Booting BL2\n");
Achin Gupta4f6ad662013-10-25 09:08:21 +0100202}
203
204/*******************************************************************************
Yatharth Kochar5d361212016-06-28 17:07:09 +0100205 * Function called just before handing over to the next BL to inform the user
206 * about the boot progress. In debug mode, also print details about the BL
207 * image's execution context.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208 ******************************************************************************/
Yatharth Kochar5d361212016-06-28 17:07:09 +0100209void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100210{
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700211#ifdef __aarch64__
Juan Castillo7d199412015-12-14 09:35:25 +0000212 NOTICE("BL1: Booting BL31\n");
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700213#else
214 NOTICE("BL1: Booting BL32\n");
215#endif /* __aarch64__ */
Yatharth Kochar5d361212016-06-28 17:07:09 +0100216 print_entry_point_info(bl_ep_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100217}
Sandrine Bailleuxb7e97c42015-11-10 10:01:19 +0000218
219#if SPIN_ON_BL1_EXIT
220void print_debug_loop_message(void)
221{
222 NOTICE("BL1: Debug loop, spinning forever\n");
223 NOTICE("BL1: Please connect the debugger to continue\n");
224}
225#endif
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100226
227/*******************************************************************************
228 * Top level handler for servicing BL1 SMCs.
229 ******************************************************************************/
Zelalem91d80612020-02-12 10:37:03 -0600230u_register_t bl1_smc_handler(unsigned int smc_fid,
231 u_register_t x1,
232 u_register_t x2,
233 u_register_t x3,
234 u_register_t x4,
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100235 void *cookie,
236 void *handle,
237 unsigned int flags)
238{
Jimmy Brissonf94399a2020-08-04 16:27:51 -0500239 /* BL1 Service UUID */
240 DEFINE_SVC_UUID2(bl1_svc_uid,
241 U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
242 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
243
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100244
245#if TRUSTED_BOARD_BOOT
246 /*
247 * Dispatch FWU calls to FWU SMC handler and return its return
248 * value
249 */
250 if (is_fwu_fid(smc_fid)) {
251 return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
252 handle, flags);
253 }
254#endif
255
256 switch (smc_fid) {
257 case BL1_SMC_CALL_COUNT:
258 SMC_RET1(handle, BL1_NUM_SMC_CALLS);
259
260 case BL1_SMC_UID:
261 SMC_UUID_RET(handle, bl1_svc_uid);
262
263 case BL1_SMC_VERSION:
264 SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
265
266 default:
John Powella5c66362020-03-20 14:21:05 -0500267 WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
268 SMC_RET1(handle, SMC_UNK);
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100269 }
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100270}
dp-armcdd03cb2017-02-15 11:07:55 +0000271
272/*******************************************************************************
273 * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI
274 * compliance when invoking bl1_smc_handler.
275 ******************************************************************************/
Zelalem91d80612020-02-12 10:37:03 -0600276u_register_t bl1_smc_wrapper(uint32_t smc_fid,
dp-armcdd03cb2017-02-15 11:07:55 +0000277 void *cookie,
278 void *handle,
279 unsigned int flags)
280{
Zelalem91d80612020-02-12 10:37:03 -0600281 u_register_t x1, x2, x3, x4;
dp-armcdd03cb2017-02-15 11:07:55 +0000282
Zelaleme8dadb12020-02-05 14:12:39 -0600283 assert(handle != NULL);
dp-armcdd03cb2017-02-15 11:07:55 +0000284
285 get_smc_params_from_ctx(handle, x1, x2, x3, x4);
286 return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
287}