blob: cb4cd8e2427a954473221b9f47694850ce43b402 [file] [log] [blame]
Achin Gupta9ac63c52014-01-16 12:08:03 +00001/*
2 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __CONTEXT_H__
32#define __CONTEXT_H__
33
34#include <bl_common.h>
35#include <arch.h>
36
37/*******************************************************************************
Achin Gupta07f4e072014-02-02 12:02:23 +000038 * Constants that allow assembler code to access members of and the 'gp_regs'
39 * structure at their correct offsets.
40 ******************************************************************************/
41#define CTX_GPREGS_OFFSET 0x0
42#define CTX_GPREG_X0 0x0
43#define CTX_GPREG_X1 0x8
44#define CTX_GPREG_X2 0x10
45#define CTX_GPREG_X3 0x18
46#define CTX_GPREG_X4 0x20
47#define CTX_GPREG_X5 0x28
48#define CTX_GPREG_X6 0x30
49#define CTX_GPREG_X7 0x38
50#define CTX_GPREG_X8 0x40
51#define CTX_GPREG_X9 0x48
52#define CTX_GPREG_X10 0x50
53#define CTX_GPREG_X11 0x58
54#define CTX_GPREG_X12 0x60
55#define CTX_GPREG_X13 0x68
56#define CTX_GPREG_X14 0x70
57#define CTX_GPREG_X15 0x78
58#define CTX_GPREG_X16 0x80
59#define CTX_GPREG_X17 0x88
60#define CTX_GPREG_X18 0x90
61#define CTX_GPREG_SP_EL0 0x98
62#define CTX_GPREG_LR 0xa0
63/* Unused space to allow registers to be stored as pairs */
64#define CTX_GPREGS_END 0xb0
65
66/*******************************************************************************
Achin Gupta9ac63c52014-01-16 12:08:03 +000067 * Constants that allow assembler code to access members of and the 'el3_state'
68 * structure at their correct offsets. Note that some of the registers are only
69 * 32-bits wide but are stored as 64-bit values for convenience
70 ******************************************************************************/
Achin Gupta07f4e072014-02-02 12:02:23 +000071#define CTX_EL3STATE_OFFSET (CTX_GPREGS_OFFSET + CTX_GPREGS_END)
72#define CTX_EXCEPTION_SP 0x0
73#define CTX_RUNTIME_SP 0x8
Achin Gupta9ac63c52014-01-16 12:08:03 +000074#define CTX_SPSR_EL3 0x10
75#define CTX_ELR_EL3 0x18
76#define CTX_SCR_EL3 0x20
77#define CTX_SCTLR_EL3 0x28
78#define CTX_CPTR_EL3 0x30
79/* Unused space to allow registers to be stored as pairs */
80#define CTX_CNTFRQ_EL0 0x40
81#define CTX_MAIR_EL3 0x48
82#define CTX_TCR_EL3 0x50
83#define CTX_TTBR0_EL3 0x58
84#define CTX_DAIF_EL3 0x60
85#define CTX_VBAR_EL3 0x68 /* Currently unused */
86#define CTX_EL3STATE_END 0x70
87
88/*******************************************************************************
89 * Constants that allow assembler code to access members of and the
90 * 'el1_sys_regs' structure at their correct offsets. Note that some of the
91 * registers are only 32-bits wide but are stored as 64-bit values for
92 * convenience
93 ******************************************************************************/
94#define CTX_SYSREGS_OFFSET (CTX_EL3STATE_OFFSET + CTX_EL3STATE_END)
95#define CTX_SPSR_EL1 0x0
96#define CTX_ELR_EL1 0x8
97#define CTX_SPSR_ABT 0x10
98#define CTX_SPSR_UND 0x18
99#define CTX_SPSR_IRQ 0x20
100#define CTX_SPSR_FIQ 0x28
101#define CTX_SCTLR_EL1 0x30
102#define CTX_ACTLR_EL1 0x38
103#define CTX_CPACR_EL1 0x40
104#define CTX_CSSELR_EL1 0x48
105#define CTX_SP_EL1 0x50
106#define CTX_ESR_EL1 0x58
107#define CTX_TTBR0_EL1 0x60
108#define CTX_TTBR1_EL1 0x68
109#define CTX_MAIR_EL1 0x70
110#define CTX_AMAIR_EL1 0x78
111#define CTX_TCR_EL1 0x80
112#define CTX_TPIDR_EL1 0x88
113#define CTX_TPIDR_EL0 0x90
114#define CTX_TPIDRRO_EL0 0x98
115#define CTX_DACR32_EL2 0xa0
116#define CTX_IFSR32_EL2 0xa8
117#define CTX_PAR_EL1 0xb0
118#define CTX_FAR_EL1 0xb8
119#define CTX_AFSR0_EL1 0xc0
120#define CTX_AFSR1_EL1 0xc8
121#define CTX_CONTEXTIDR_EL1 0xd0
122#define CTX_VBAR_EL1 0xd8
123#define CTX_CNTP_CTL_EL0 0xe0
124#define CTX_CNTP_CVAL_EL0 0xe8
125#define CTX_CNTV_CTL_EL0 0xf0
126#define CTX_CNTV_CVAL_EL0 0xf8
127#define CTX_CNTKCTL_EL1 0x100
128#define CTX_FP_FPEXC32_EL2 0x108
129#define CTX_SYSREGS_END 0x110
130
131/*******************************************************************************
132 * Constants that allow assembler code to access members of and the 'fp_regs'
133 * structure at their correct offsets.
134 ******************************************************************************/
135#define CTX_FPREGS_OFFSET (CTX_SYSREGS_OFFSET + CTX_SYSREGS_END)
136#define CTX_FP_Q0 0x0
137#define CTX_FP_Q1 0x10
138#define CTX_FP_Q2 0x20
139#define CTX_FP_Q3 0x30
140#define CTX_FP_Q4 0x40
141#define CTX_FP_Q5 0x50
142#define CTX_FP_Q6 0x60
143#define CTX_FP_Q7 0x70
144#define CTX_FP_Q8 0x80
145#define CTX_FP_Q9 0x90
146#define CTX_FP_Q10 0xa0
147#define CTX_FP_Q11 0xb0
148#define CTX_FP_Q12 0xc0
149#define CTX_FP_Q13 0xd0
150#define CTX_FP_Q14 0xe0
151#define CTX_FP_Q15 0xf0
152#define CTX_FP_Q16 0x100
153#define CTX_FP_Q17 0x110
154#define CTX_FP_Q18 0x120
155#define CTX_FP_Q19 0x130
156#define CTX_FP_Q20 0x140
157#define CTX_FP_Q21 0x150
158#define CTX_FP_Q22 0x160
159#define CTX_FP_Q23 0x170
160#define CTX_FP_Q24 0x180
161#define CTX_FP_Q25 0x190
162#define CTX_FP_Q26 0x1a0
163#define CTX_FP_Q27 0x1b0
164#define CTX_FP_Q28 0x1c0
165#define CTX_FP_Q29 0x1d0
166#define CTX_FP_Q30 0x1e0
167#define CTX_FP_Q31 0x1f0
168#define CTX_FP_FPSR 0x200
169#define CTX_FP_FPCR 0x208
170#define CTX_FPREGS_END 0x210
171
172#ifndef __ASSEMBLY__
173
174/*
175 * Common constants to help define the 'cpu_context' structure and its
176 * members below.
177 */
178#define DWORD_SHIFT 3
179#define DEFINE_REG_STRUCT(name, num_regs) \
180 typedef struct { \
181 uint64_t _regs[num_regs]; \
182 } __aligned(16) name
183
184/* Constants to determine the size of individual context structures */
Achin Gupta07f4e072014-02-02 12:02:23 +0000185#define CTX_GPREG_ALL (CTX_GPREGS_END >> DWORD_SHIFT)
Achin Gupta9ac63c52014-01-16 12:08:03 +0000186#define CTX_SYSREG_ALL (CTX_SYSREGS_END >> DWORD_SHIFT)
187#define CTX_FPREG_ALL (CTX_FPREGS_END >> DWORD_SHIFT)
188#define CTX_EL3STATE_ALL (CTX_EL3STATE_END >> DWORD_SHIFT)
189
190/*
Achin Gupta07f4e072014-02-02 12:02:23 +0000191 * AArch64 general purpose register context structure. Only x0-x18, lr
192 * are saved as the compiler is expected to preserve the remaining
193 * callee saved registers if used by the C runtime and the assembler
194 * does not touch the remaining.
195 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000196DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL);
Achin Gupta07f4e072014-02-02 12:02:23 +0000197
198/*
Achin Gupta9ac63c52014-01-16 12:08:03 +0000199 * AArch64 EL1 system register context structure for preserving the
200 * architectural state during switches from one security state to
201 * another in EL1.
202 */
203DEFINE_REG_STRUCT(el1_sys_regs, CTX_SYSREG_ALL);
204
205/*
206 * AArch64 floating point register context structure for preserving
207 * the floating point state during switches from one security state to
208 * another.
209 */
210DEFINE_REG_STRUCT(fp_regs, CTX_FPREG_ALL);
211
212/*
213 * Miscellaneous registers used by EL3 firmware to maintain its state
214 * across exception entries and exits
215 */
216DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL);
217
218/*
219 * Macros to access members of any of the above structures using their
220 * offsets
221 */
222#define read_ctx_reg(ctx, offset) ((ctx)->_regs[offset >> DWORD_SHIFT])
223#define write_ctx_reg(ctx, offset, val) (((ctx)->_regs[offset >> DWORD_SHIFT]) \
224 = val)
225
226/*
227 * Top-level context structure which is used by EL3 firmware to
228 * preserve the state of a core at EL1 in one of the two security
229 * states and save enough EL3 meta data to be able to return to that
230 * EL and security state. The context management library will be used
231 * to ensure that SP_EL3 always points to an instance of this
232 * structure at exception entry and exit. Each instance will
233 * correspond to either the secure or the non-secure state.
234 */
235typedef struct {
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000236 gp_regs gpregs_ctx;
Achin Gupta9ac63c52014-01-16 12:08:03 +0000237 el3_state el3state_ctx;
238 el1_sys_regs sysregs_ctx;
239 fp_regs fpregs_ctx;
240} cpu_context;
241
242/* Macros to access members of the 'cpu_context' structure */
243#define get_el3state_ctx(h) (&((cpu_context *) h)->el3state_ctx)
244#define get_fpregs_ctx(h) (&((cpu_context *) h)->fpregs_ctx)
245#define get_sysregs_ctx(h) (&((cpu_context *) h)->sysregs_ctx)
Achin Gupta07f4e072014-02-02 12:02:23 +0000246#define get_gpregs_ctx(h) (&((cpu_context *) h)->gpregs_ctx)
Achin Gupta9ac63c52014-01-16 12:08:03 +0000247
248/*
249 * Compile time assertions related to the 'cpu_context' structure to
250 * ensure that the assembler and the compiler view of the offsets of
251 * the structure members is the same.
252 */
Achin Gupta07f4e072014-02-02 12:02:23 +0000253CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context, gpregs_ctx), \
254 assert_core_context_gp_offset_mismatch);
Achin Gupta9ac63c52014-01-16 12:08:03 +0000255CASSERT(CTX_SYSREGS_OFFSET == __builtin_offsetof(cpu_context, sysregs_ctx), \
256 assert_core_context_sys_offset_mismatch);
257CASSERT(CTX_FPREGS_OFFSET == __builtin_offsetof(cpu_context, fpregs_ctx), \
258 assert_core_context_fp_offset_mismatch);
259CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context, el3state_ctx), \
260 assert_core_context_el3state_offset_mismatch);
261
Achin Gupta607084e2014-02-09 18:24:19 +0000262/*
263 * Helper macro to set the general purpose registers that correspond to
264 * parameters in an aapcs_64 call i.e. x0-x7
265 */
266#define set_aapcs_args0(ctx, x0) do { \
267 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \
268 } while (0);
269#define set_aapcs_args1(ctx, x0, x1) do { \
270 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1); \
271 set_aapcs_args0(ctx, x0); \
272 } while (0);
273#define set_aapcs_args2(ctx, x0, x1, x2) do { \
274 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2); \
275 set_aapcs_args1(ctx, x0, x1); \
276 } while (0);
277#define set_aapcs_args3(ctx, x0, x1, x2, x3) do { \
278 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3); \
279 set_aapcs_args2(ctx, x0, x1, x2); \
280 } while (0);
281#define set_aapcs_args4(ctx, x0, x1, x2, x3, x4) do { \
282 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4); \
283 set_aapcs_args3(ctx, x0, x1, x2, x3); \
284 } while (0);
285#define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5) do { \
286 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5); \
287 set_aapcs_args4(ctx, x0, x1, x2, x3, x4); \
288 } while (0);
289#define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6) do { \
290 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6); \
291 set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5); \
292 } while (0);
293#define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7) do { \
294 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7); \
295 set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6); \
296 } while (0);
297
Achin Gupta9ac63c52014-01-16 12:08:03 +0000298/*******************************************************************************
299 * Function prototypes
300 ******************************************************************************/
301void el3_sysregs_context_save(el3_state *regs);
302void el3_sysregs_context_restore(el3_state *regs);
303void el1_sysregs_context_save(el1_sys_regs *regs);
304void el1_sysregs_context_restore(el1_sys_regs *regs);
305void fpregs_context_save(fp_regs *regs);
306void fpregs_context_restore(fp_regs *regs);
307
308#undef CTX_SYSREG_ALL
309#undef CTX_FP_ALL
Achin Gupta07f4e072014-02-02 12:02:23 +0000310#undef CTX_GPREG_ALL
Achin Gupta9ac63c52014-01-16 12:08:03 +0000311#undef CTX_EL3STATE_ALL
312
313#endif /* __ASSEMBLY__ */
314
315#endif /* __CONTEXT_H__ */