blob: 2fe4e7dbc5b6190dc56e58c5b9e35be210c98b23 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Joel Hutton5cc3bc82018-03-21 11:40:57 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <assert.h>
10#include <bl31.h>
11#include <bl_common.h>
12#include <console.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053013#include <cortex_a53.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010014#include <cortex_a57.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053015#include <debug.h>
Varun Wadekarbaf903e2015-09-22 15:00:06 +053016#include <denver.h>
Varun Wadekar7a269e22015-06-10 14:04:32 +053017#include <errno.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053018#include <memctrl.h>
19#include <mmio.h>
20#include <platform.h>
21#include <platform_def.h>
22#include <stddef.h>
Varun Wadekarb41a4142016-05-23 15:56:14 -070023#include <string.h>
Varun Wadekar0dc91812015-12-30 15:06:41 -080024#include <tegra_def.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053025#include <tegra_private.h>
Joel Hutton5cc3bc82018-03-21 11:40:57 +000026#include <utils_def.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053027
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080028/* length of Trusty's input parameters (in bytes) */
29#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
30
Varun Wadekarb41a4142016-05-23 15:56:14 -070031extern void zeromem16(void *mem, unsigned int length);
32
Varun Wadekarb316e242015-05-19 16:48:04 +053033/*******************************************************************************
34 * Declarations of linker defined symbols which will help us find the layout
35 * of trusted SRAM
36 ******************************************************************************/
Joel Hutton5cc3bc82018-03-21 11:40:57 +000037
38IMPORT_SYM(unsigned long, __RW_START__, BL31_RW_START);
39IMPORT_SYM(unsigned long, __RW_END__, BL31_RW_END);
40IMPORT_SYM(unsigned long, __RODATA_START__, BL31_RODATA_BASE);
41IMPORT_SYM(unsigned long, __RODATA_END__, BL31_RODATA_END);
42IMPORT_SYM(unsigned long, __TEXT_START__, TEXT_START);
43IMPORT_SYM(unsigned long, __TEXT_END__, TEXT_END);
Varun Wadekarb316e242015-05-19 16:48:04 +053044
Varun Wadekarb316e242015-05-19 16:48:04 +053045extern uint64_t tegra_bl31_phys_base;
Varun Wadekard2014c62015-10-29 10:37:28 +053046extern uint64_t tegra_console_base;
Varun Wadekarb316e242015-05-19 16:48:04 +053047
Varun Wadekarb316e242015-05-19 16:48:04 +053048
Varun Wadekar52a15982015-06-05 12:57:27 +053049static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
Varun Wadekarb316e242015-05-19 16:48:04 +053050static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
Varun Wadekarc8bfe2e2015-07-31 10:03:01 +053051 .tzdram_size = (uint64_t)TZDRAM_SIZE
Varun Wadekarb316e242015-05-19 16:48:04 +053052};
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080053static unsigned long bl32_mem_size;
54static unsigned long bl32_boot_params;
Varun Wadekarb316e242015-05-19 16:48:04 +053055
56/*******************************************************************************
57 * This variable holds the non-secure image entry address
58 ******************************************************************************/
59extern uint64_t ns_image_entrypoint;
60
61/*******************************************************************************
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070062 * The following platform setup functions are weakly defined. They
63 * provide typical implementations that will be overridden by a SoC.
64 ******************************************************************************/
65#pragma weak plat_early_platform_setup
Varun Wadekard22d4ad2016-05-23 11:41:07 -070066#pragma weak plat_get_bl31_params
67#pragma weak plat_get_bl31_plat_params
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070068
69void plat_early_platform_setup(void)
70{
71 ; /* do nothing */
72}
73
Varun Wadekard22d4ad2016-05-23 11:41:07 -070074bl31_params_t *plat_get_bl31_params(void)
75{
76 return NULL;
77}
78
79plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
80{
81 return NULL;
82}
83
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070084/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053085 * Return a pointer to the 'entry_point_info' structure of the next image for
86 * security state specified. BL33 corresponds to the non-secure image type
87 * while BL32 corresponds to the secure image type.
88 ******************************************************************************/
89entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
90{
91 if (type == NON_SECURE)
92 return &bl33_image_ep_info;
93
Varun Wadekar197a75f2016-06-06 10:46:28 -070094 /* return BL32 entry point info if it is valid */
95 if (type == SECURE && bl32_image_ep_info.pc)
Varun Wadekar52a15982015-06-05 12:57:27 +053096 return &bl32_image_ep_info;
97
Varun Wadekarb316e242015-05-19 16:48:04 +053098 return NULL;
99}
100
101/*******************************************************************************
102 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
103 * passes this platform specific information.
104 ******************************************************************************/
105plat_params_from_bl2_t *bl31_get_plat_params(void)
106{
107 return &plat_bl31_params_from_bl2;
108}
109
110/*******************************************************************************
111 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
112 * info.
113 ******************************************************************************/
114void bl31_early_platform_setup(bl31_params_t *from_bl2,
115 void *plat_params_from_bl2)
116{
117 plat_params_from_bl2_t *plat_params =
118 (plat_params_from_bl2_t *)plat_params_from_bl2;
Soren Brinkmannf9ce0f02017-06-07 09:51:26 -0700119#if LOG_LEVEL >= LOG_LEVEL_INFO
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530120 int impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
121#endif
Varun Wadekarb41a4142016-05-23 15:56:14 -0700122 image_info_t bl32_img_info = { {0} };
123 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530124
Varun Wadekarb316e242015-05-19 16:48:04 +0530125 /*
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700126 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
127 * there's no argument to relay from a previous bootloader. Platforms
128 * might use custom ways to get arguments, so provide handlers which
129 * they can override.
130 */
131 if (from_bl2 == NULL)
132 from_bl2 = plat_get_bl31_params();
133 if (plat_params == NULL)
134 plat_params = plat_get_bl31_plat_params();
135
136 /*
Varun Wadekar52a15982015-06-05 12:57:27 +0530137 * Copy BL3-3, BL3-2 entry point information.
Varun Wadekarb316e242015-05-19 16:48:04 +0530138 * They are stored in Secure RAM, in BL2's address space.
139 */
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700140 assert(from_bl2);
Varun Wadekar6bb62462015-10-06 12:49:31 +0530141 assert(from_bl2->bl33_ep_info);
142 bl33_image_ep_info = *from_bl2->bl33_ep_info;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530143
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800144 if (from_bl2->bl32_ep_info) {
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530145 bl32_image_ep_info = *from_bl2->bl32_ep_info;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800146 bl32_mem_size = from_bl2->bl32_ep_info->args.arg0;
147 bl32_boot_params = from_bl2->bl32_ep_info->args.arg2;
148 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530149
150 /*
Varun Wadekar6bb62462015-10-06 12:49:31 +0530151 * Parse platform specific parameters - TZDRAM aperture base and size
Varun Wadekarb316e242015-05-19 16:48:04 +0530152 */
Varun Wadekar6bb62462015-10-06 12:49:31 +0530153 assert(plat_params);
154 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
155 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
Varun Wadekard2014c62015-10-29 10:37:28 +0530156 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
157
158 /*
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700159 * It is very important that we run either from TZDRAM or TZSRAM base.
160 * Add an explicit check here.
161 */
162 if ((plat_bl31_params_from_bl2.tzdram_base != BL31_BASE) &&
163 (TEGRA_TZRAM_BASE != BL31_BASE))
164 panic();
165
166 /*
Varun Wadekard2014c62015-10-29 10:37:28 +0530167 * Get the base address of the UART controller to be used for the
168 * console
169 */
Varun Wadekard2014c62015-10-29 10:37:28 +0530170 tegra_console_base = plat_get_console_from_id(plat_params->uart_id);
171
Damon Duan777baa52016-11-07 19:37:50 +0800172 if (tegra_console_base != (uint64_t)0) {
173 /*
174 * Configure the UART port to be used as the console
175 */
176 console_init(tegra_console_base, TEGRA_BOOT_UART_CLK_IN_HZ,
177 TEGRA_CONSOLE_BAUDRATE);
Damon Duan777baa52016-11-07 19:37:50 +0800178 }
Varun Wadekard2014c62015-10-29 10:37:28 +0530179
Varun Wadekar5118b532016-06-04 22:08:50 -0700180 /*
Steven Kao27e64312016-10-21 14:16:59 +0800181 * Initialize delay timer
182 */
183 tegra_delay_timer_init();
184
185 /*
Varun Wadekar5118b532016-06-04 22:08:50 -0700186 * Do initial security configuration to allow DRAM/device access.
187 */
188 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
189 plat_bl31_params_from_bl2.tzdram_size);
190
Varun Wadekarb41a4142016-05-23 15:56:14 -0700191 /*
192 * The previous bootloader might not have placed the BL32 image
193 * inside the TZDRAM. We check the BL32 image info to find out
194 * the base/PC values and relocate the image if necessary.
195 */
196 if (from_bl2->bl32_image_info) {
197
198 bl32_img_info = *from_bl2->bl32_image_info;
199
200 /* Relocate BL32 if it resides outside of the TZDRAM */
201 tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
202 tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
203 plat_bl31_params_from_bl2.tzdram_size;
204 bl32_start = bl32_img_info.image_base;
205 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;
206
207 assert(tzdram_end > tzdram_start);
208 assert(bl32_end > bl32_start);
209 assert(bl32_image_ep_info.pc > tzdram_start);
210 assert(bl32_image_ep_info.pc < tzdram_end);
211
212 /* relocate BL32 */
213 if (bl32_start >= tzdram_end || bl32_end <= tzdram_start) {
214
215 INFO("Relocate BL32 to TZDRAM\n");
216
217 memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
218 (void *)(uintptr_t)bl32_start,
219 bl32_img_info.image_size);
220
221 /* clean up non-secure intermediate buffer */
222 zeromem16((void *)(uintptr_t)bl32_start,
223 bl32_img_info.image_size);
224 }
225 }
226
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -0700227 /* Early platform setup for Tegra SoCs */
228 plat_early_platform_setup();
229
Varun Wadekard2014c62015-10-29 10:37:28 +0530230 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n", (impl == DENVER_IMPL) ?
231 "Denver" : "ARM", read_mpidr());
Varun Wadekarb316e242015-05-19 16:48:04 +0530232}
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800233
234#ifdef SPD_trusty
235void plat_trusty_set_boot_args(aapcs64_params_t *args)
236{
237 args->arg0 = bl32_mem_size;
238 args->arg1 = bl32_boot_params;
239 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
240}
241#endif
Varun Wadekarb316e242015-05-19 16:48:04 +0530242
243/*******************************************************************************
244 * Initialize the gic, configure the SCR.
245 ******************************************************************************/
246void bl31_platform_setup(void)
247{
248 uint32_t tmp_reg;
249
Varun Wadekarb7b45752015-12-28 14:55:41 -0800250 /* Initialize the gic cpu and distributor interfaces */
251 plat_gic_setup();
252
Varun Wadekarb316e242015-05-19 16:48:04 +0530253 /*
254 * Setup secondary CPU POR infrastructure.
255 */
256 plat_secondary_setup();
257
258 /*
259 * Initial Memory Controller configuration.
260 */
261 tegra_memctrl_setup();
262
263 /*
Varun Wadekar0dc91812015-12-30 15:06:41 -0800264 * Set up the TZRAM memory aperture to allow only secure world
265 * access
266 */
267 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
268
Varun Wadekarb316e242015-05-19 16:48:04 +0530269 /* Set the next EL to be AArch64 */
270 tmp_reg = SCR_RES1_BITS | SCR_RW_BIT;
271 write_scr(tmp_reg);
272
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530273 INFO("BL3-1: Tegra platform setup complete\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530274}
275
276/*******************************************************************************
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800277 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
278 ******************************************************************************/
279void bl31_plat_runtime_setup(void)
280{
Varun Wadekarc92050b2017-03-29 14:57:29 -0700281 /*
282 * During boot, USB3 and flash media (SDMMC/SATA) devices need
283 * access to IRAM. Because these clients connect to the MC and
284 * do not have a direct path to the IRAM, the MC implements AHB
285 * redirection during boot to allow path to IRAM. In this mode
286 * accesses to a programmed memory address aperture are directed
287 * to the AHB bus, allowing access to the IRAM. This mode must be
288 * disabled before we jump to the non-secure world.
289 */
290 tegra_memctrl_disable_ahb_redirection();
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800291}
292
293/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530294 * Perform the very early platform specific architectural setup here. At the
295 * moment this only intializes the mmu in a quick and dirty way.
296 ******************************************************************************/
297void bl31_plat_arch_setup(void)
298{
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800299 unsigned long rw_start = BL31_RW_START;
300 unsigned long rw_size = BL31_RW_END - BL31_RW_START;
301 unsigned long rodata_start = BL31_RODATA_BASE;
302 unsigned long rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
Joel Hutton5cc3bc82018-03-21 11:40:57 +0000303 unsigned long code_base = TEXT_START;
304 unsigned long code_size = TEXT_END - TEXT_START;
Varun Wadekarb316e242015-05-19 16:48:04 +0530305 const mmap_region_t *plat_mmio_map = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530306#if USE_COHERENT_MEM
Varun Wadekar207cc732015-07-08 12:57:50 +0530307 unsigned long coh_start, coh_size;
Varun Wadekarb316e242015-05-19 16:48:04 +0530308#endif
Varun Wadekard1513632016-03-18 13:01:12 -0700309 plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekarb316e242015-05-19 16:48:04 +0530310
311 /* add memory regions */
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800312 mmap_add_region(rw_start, rw_start,
313 rw_size,
Varun Wadekarb316e242015-05-19 16:48:04 +0530314 MT_MEMORY | MT_RW | MT_SECURE);
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800315 mmap_add_region(rodata_start, rodata_start,
316 rodata_size,
317 MT_RO_DATA | MT_SECURE);
318 mmap_add_region(code_base, code_base,
319 code_size,
320 MT_CODE | MT_SECURE);
Varun Wadekar207cc732015-07-08 12:57:50 +0530321
Varun Wadekard1513632016-03-18 13:01:12 -0700322 /* map TZDRAM used by BL31 as coherent memory */
323 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
324 mmap_add_region(params_from_bl2->tzdram_base,
325 params_from_bl2->tzdram_base,
326 BL31_SIZE,
327 MT_DEVICE | MT_RW | MT_SECURE);
328 }
329
Varun Wadekarb316e242015-05-19 16:48:04 +0530330#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900331 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
332 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
Varun Wadekar207cc732015-07-08 12:57:50 +0530333
Varun Wadekarb316e242015-05-19 16:48:04 +0530334 mmap_add_region(coh_start, coh_start,
335 coh_size,
336 MT_DEVICE | MT_RW | MT_SECURE);
337#endif
338
Steven Kao4d160ac2016-12-23 16:05:13 +0800339 /* map on-chip free running uS timer */
340 mmap_add_region(page_align((uint64_t)TEGRA_TMRUS_BASE, 0),
341 page_align((uint64_t)TEGRA_TMRUS_BASE, 0),
342 (uint64_t)TEGRA_TMRUS_SIZE,
343 MT_DEVICE | MT_RO | MT_SECURE);
344
Varun Wadekarb316e242015-05-19 16:48:04 +0530345 /* add MMIO space */
346 plat_mmio_map = plat_get_mmio_map();
347 if (plat_mmio_map)
348 mmap_add(plat_mmio_map);
349 else
350 WARN("MMIO map not available\n");
351
352 /* set up translation tables */
353 init_xlat_tables();
354
355 /* enable the MMU */
356 enable_mmu_el3(0);
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530357
358 INFO("BL3-1: Tegra: MMU enabled\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530359}
Varun Wadekar7a269e22015-06-10 14:04:32 +0530360
361/*******************************************************************************
362 * Check if the given NS DRAM range is valid
363 ******************************************************************************/
364int bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
365{
Varun Wadekar55902982017-01-25 13:35:27 -0800366 uint64_t end = base + size_in_bytes;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530367
368 /*
369 * Check if the NS DRAM address is valid
370 */
Varun Wadekar55902982017-01-25 13:35:27 -0800371 if ((base < TEGRA_DRAM_BASE) || (end > TEGRA_DRAM_END)) {
Varun Wadekar7a269e22015-06-10 14:04:32 +0530372 ERROR("NS address is out-of-bounds!\n");
373 return -EFAULT;
374 }
375
376 /*
377 * TZDRAM aperture contains the BL31 and BL32 images, so we need
378 * to check if the NS DRAM range overlaps the TZDRAM aperture.
379 */
380 if ((base < TZDRAM_END) && (end > tegra_bl31_phys_base)) {
381 ERROR("NS address overlaps TZDRAM!\n");
382 return -ENOTSUP;
383 }
384
385 /* valid NS address */
386 return 0;
387}