Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Soby Mathew | c53ac5e | 2016-07-20 14:38:36 +0100 | [diff] [blame] | 2 | * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #ifndef __ARCH_H__ |
| 32 | #define __ARCH_H__ |
| 33 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 34 | |
| 35 | /******************************************************************************* |
| 36 | * MIDR bit definitions |
| 37 | ******************************************************************************/ |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 38 | #define MIDR_IMPL_MASK 0xff |
| 39 | #define MIDR_IMPL_SHIFT 0x18 |
Soby Mathew | 802f865 | 2014-08-14 16:19:29 +0100 | [diff] [blame] | 40 | #define MIDR_VAR_SHIFT 20 |
Soby Mathew | c088433 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 41 | #define MIDR_VAR_BITS 4 |
Soby Mathew | 802f865 | 2014-08-14 16:19:29 +0100 | [diff] [blame] | 42 | #define MIDR_REV_SHIFT 0 |
Soby Mathew | c088433 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 43 | #define MIDR_REV_BITS 4 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 44 | #define MIDR_PN_MASK 0xfff |
| 45 | #define MIDR_PN_SHIFT 0x4 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 46 | |
| 47 | /******************************************************************************* |
| 48 | * MPIDR macros |
| 49 | ******************************************************************************/ |
| 50 | #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK |
| 51 | #define MPIDR_CLUSTER_MASK MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS |
| 52 | #define MPIDR_AFFINITY_BITS 8 |
| 53 | #define MPIDR_AFFLVL_MASK 0xff |
| 54 | #define MPIDR_AFF0_SHIFT 0 |
| 55 | #define MPIDR_AFF1_SHIFT 8 |
| 56 | #define MPIDR_AFF2_SHIFT 16 |
| 57 | #define MPIDR_AFF3_SHIFT 32 |
| 58 | #define MPIDR_AFFINITY_MASK 0xff00ffffff |
| 59 | #define MPIDR_AFFLVL_SHIFT 3 |
| 60 | #define MPIDR_AFFLVL0 0 |
| 61 | #define MPIDR_AFFLVL1 1 |
| 62 | #define MPIDR_AFFLVL2 2 |
| 63 | #define MPIDR_AFFLVL3 3 |
Vikram Kanigiri | 4e97e54 | 2015-02-26 15:25:58 +0000 | [diff] [blame] | 64 | #define MPIDR_AFFLVL0_VAL(mpidr) \ |
| 65 | ((mpidr >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) |
| 66 | #define MPIDR_AFFLVL1_VAL(mpidr) \ |
| 67 | ((mpidr >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) |
| 68 | #define MPIDR_AFFLVL2_VAL(mpidr) \ |
| 69 | ((mpidr >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) |
| 70 | #define MPIDR_AFFLVL3_VAL(mpidr) \ |
| 71 | ((mpidr >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) |
Soby Mathew | e2b2d8f | 2014-12-04 14:14:12 +0000 | [diff] [blame] | 72 | /* |
| 73 | * The MPIDR_MAX_AFFLVL count starts from 0. Take care to |
| 74 | * add one while using this macro to define array sizes. |
| 75 | * TODO: Support only the first 3 affinity levels for now. |
| 76 | */ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 77 | #define MPIDR_MAX_AFFLVL 2 |
| 78 | |
| 79 | /* Constant to highlight the assumption that MPIDR allocation starts from 0 */ |
| 80 | #define FIRST_MPIDR 0 |
| 81 | |
| 82 | /******************************************************************************* |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 83 | * Definitions for CPU system register interface to GICv3 |
| 84 | ******************************************************************************/ |
| 85 | #define ICC_SRE_EL1 S3_0_C12_C12_5 |
| 86 | #define ICC_SRE_EL2 S3_4_C12_C9_5 |
| 87 | #define ICC_SRE_EL3 S3_6_C12_C12_5 |
| 88 | #define ICC_CTLR_EL1 S3_0_C12_C12_4 |
| 89 | #define ICC_CTLR_EL3 S3_6_C12_C12_4 |
| 90 | #define ICC_PMR_EL1 S3_0_C4_C6_0 |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 91 | #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 |
| 92 | #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 |
| 93 | #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 |
| 94 | #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 |
| 95 | #define ICC_IAR0_EL1 S3_0_c12_c8_0 |
| 96 | #define ICC_IAR1_EL1 S3_0_c12_c12_0 |
| 97 | #define ICC_EOIR0_EL1 S3_0_c12_c8_1 |
| 98 | #define ICC_EOIR1_EL1 S3_0_c12_c12_1 |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 99 | |
| 100 | /******************************************************************************* |
Achin Gupta | c2b43af | 2013-10-31 11:27:43 +0000 | [diff] [blame] | 101 | * Generic timer memory mapped registers & offsets |
| 102 | ******************************************************************************/ |
| 103 | #define CNTCR_OFF 0x000 |
| 104 | #define CNTFID_OFF 0x020 |
| 105 | |
| 106 | #define CNTCR_EN (1 << 0) |
| 107 | #define CNTCR_HDBG (1 << 1) |
Sandrine Bailleux | 3fa9847 | 2014-03-31 11:25:18 +0100 | [diff] [blame] | 108 | #define CNTCR_FCREQ(x) ((x) << 8) |
Achin Gupta | c2b43af | 2013-10-31 11:27:43 +0000 | [diff] [blame] | 109 | |
| 110 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 111 | * System register bit definitions |
| 112 | ******************************************************************************/ |
| 113 | /* CLIDR definitions */ |
| 114 | #define LOUIS_SHIFT 21 |
| 115 | #define LOC_SHIFT 24 |
| 116 | #define CLIDR_FIELD_WIDTH 3 |
| 117 | |
| 118 | /* CSSELR definitions */ |
| 119 | #define LEVEL_SHIFT 1 |
| 120 | |
| 121 | /* D$ set/way op type defines */ |
| 122 | #define DCISW 0x0 |
| 123 | #define DCCISW 0x1 |
| 124 | #define DCCSW 0x2 |
| 125 | |
| 126 | /* ID_AA64PFR0_EL1 definitions */ |
| 127 | #define ID_AA64PFR0_EL0_SHIFT 0 |
| 128 | #define ID_AA64PFR0_EL1_SHIFT 4 |
| 129 | #define ID_AA64PFR0_EL2_SHIFT 8 |
| 130 | #define ID_AA64PFR0_EL3_SHIFT 12 |
| 131 | #define ID_AA64PFR0_ELX_MASK 0xf |
| 132 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 133 | #define ID_AA64PFR0_GIC_SHIFT 24 |
| 134 | #define ID_AA64PFR0_GIC_WIDTH 4 |
| 135 | #define ID_AA64PFR0_GIC_MASK ((1 << ID_AA64PFR0_GIC_WIDTH) - 1) |
| 136 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 137 | /* ID_PFR1_EL1 definitions */ |
| 138 | #define ID_PFR1_VIRTEXT_SHIFT 12 |
| 139 | #define ID_PFR1_VIRTEXT_MASK 0xf |
| 140 | #define GET_VIRT_EXT(id) ((id >> ID_PFR1_VIRTEXT_SHIFT) \ |
| 141 | & ID_PFR1_VIRTEXT_MASK) |
| 142 | |
| 143 | /* SCTLR definitions */ |
| 144 | #define SCTLR_EL2_RES1 ((1 << 29) | (1 << 28) | (1 << 23) | (1 << 22) | \ |
| 145 | (1 << 18) | (1 << 16) | (1 << 11) | (1 << 5) | \ |
| 146 | (1 << 4)) |
| 147 | |
| 148 | #define SCTLR_EL1_RES1 ((1 << 29) | (1 << 28) | (1 << 23) | (1 << 22) | \ |
Vikram Kanigiri | 94efd1f | 2015-07-22 11:53:52 +0100 | [diff] [blame] | 149 | (1 << 20) | (1 << 11)) |
Jens Wiklander | c93c9df | 2014-09-04 10:23:27 +0200 | [diff] [blame] | 150 | #define SCTLR_AARCH32_EL1_RES1 \ |
| 151 | ((1 << 23) | (1 << 22) | (1 << 11) | (1 << 4) | \ |
| 152 | (1 << 3)) |
| 153 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 154 | #define SCTLR_M_BIT (1 << 0) |
| 155 | #define SCTLR_A_BIT (1 << 1) |
| 156 | #define SCTLR_C_BIT (1 << 2) |
| 157 | #define SCTLR_SA_BIT (1 << 3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 158 | #define SCTLR_I_BIT (1 << 12) |
| 159 | #define SCTLR_WXN_BIT (1 << 19) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 160 | #define SCTLR_EE_BIT (1 << 25) |
| 161 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 162 | /* CPACR_El1 definitions */ |
| 163 | #define CPACR_EL1_FPEN(x) (x << 20) |
| 164 | #define CPACR_EL1_FP_TRAP_EL0 0x1 |
| 165 | #define CPACR_EL1_FP_TRAP_ALL 0x2 |
| 166 | #define CPACR_EL1_FP_TRAP_NONE 0x3 |
| 167 | |
| 168 | /* SCR definitions */ |
| 169 | #define SCR_RES1_BITS ((1 << 4) | (1 << 5)) |
| 170 | #define SCR_TWE_BIT (1 << 13) |
| 171 | #define SCR_TWI_BIT (1 << 12) |
| 172 | #define SCR_ST_BIT (1 << 11) |
| 173 | #define SCR_RW_BIT (1 << 10) |
| 174 | #define SCR_SIF_BIT (1 << 9) |
| 175 | #define SCR_HCE_BIT (1 << 8) |
| 176 | #define SCR_SMD_BIT (1 << 7) |
| 177 | #define SCR_EA_BIT (1 << 3) |
| 178 | #define SCR_FIQ_BIT (1 << 2) |
| 179 | #define SCR_IRQ_BIT (1 << 1) |
| 180 | #define SCR_NS_BIT (1 << 0) |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 181 | #define SCR_VALID_BIT_MASK 0x2f8f |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 182 | |
| 183 | /* HCR definitions */ |
| 184 | #define HCR_RW_BIT (1ull << 31) |
| 185 | #define HCR_AMO_BIT (1 << 5) |
| 186 | #define HCR_IMO_BIT (1 << 4) |
| 187 | #define HCR_FMO_BIT (1 << 3) |
| 188 | |
Gerald Lejeune | 851dc7e | 2016-03-22 11:11:46 +0100 | [diff] [blame] | 189 | /* ISR definitions */ |
| 190 | #define ISR_A_SHIFT 8 |
| 191 | #define ISR_I_SHIFT 7 |
| 192 | #define ISR_F_SHIFT 6 |
| 193 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 194 | /* CNTHCTL_EL2 definitions */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 195 | #define EVNTEN_BIT (1 << 2) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 196 | #define EL1PCEN_BIT (1 << 1) |
| 197 | #define EL1PCTEN_BIT (1 << 0) |
| 198 | |
| 199 | /* CNTKCTL_EL1 definitions */ |
| 200 | #define EL0PTEN_BIT (1 << 9) |
| 201 | #define EL0VTEN_BIT (1 << 8) |
| 202 | #define EL0PCTEN_BIT (1 << 0) |
| 203 | #define EL0VCTEN_BIT (1 << 1) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 204 | #define EVNTEN_BIT (1 << 2) |
| 205 | #define EVNTDIR_BIT (1 << 3) |
| 206 | #define EVNTI_SHIFT 4 |
| 207 | #define EVNTI_MASK 0xf |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 208 | |
| 209 | /* CPTR_EL3 definitions */ |
Harry Liebel | 4f60368 | 2014-01-14 18:11:48 +0000 | [diff] [blame] | 210 | #define TCPAC_BIT (1 << 31) |
| 211 | #define TTA_BIT (1 << 20) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 212 | #define TFP_BIT (1 << 10) |
| 213 | |
| 214 | /* CPSR/SPSR definitions */ |
| 215 | #define DAIF_FIQ_BIT (1 << 0) |
| 216 | #define DAIF_IRQ_BIT (1 << 1) |
| 217 | #define DAIF_ABT_BIT (1 << 2) |
| 218 | #define DAIF_DBG_BIT (1 << 3) |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 219 | #define SPSR_DAIF_SHIFT 6 |
| 220 | #define SPSR_DAIF_MASK 0xf |
| 221 | |
| 222 | #define SPSR_AIF_SHIFT 6 |
| 223 | #define SPSR_AIF_MASK 0x7 |
| 224 | |
| 225 | #define SPSR_E_SHIFT 9 |
| 226 | #define SPSR_E_MASK 0x1 |
| 227 | #define SPSR_E_LITTLE 0x0 |
| 228 | #define SPSR_E_BIG 0x1 |
| 229 | |
| 230 | #define SPSR_T_SHIFT 5 |
| 231 | #define SPSR_T_MASK 0x1 |
| 232 | #define SPSR_T_ARM 0x0 |
| 233 | #define SPSR_T_THUMB 0x1 |
| 234 | |
| 235 | #define DISABLE_ALL_EXCEPTIONS \ |
| 236 | (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) |
| 237 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 238 | |
| 239 | /* |
| 240 | * TCR defintions |
| 241 | */ |
| 242 | #define TCR_EL3_RES1 ((1UL << 31) | (1UL << 23)) |
Lin Ma | 741a382 | 2014-06-27 16:56:30 -0700 | [diff] [blame] | 243 | #define TCR_EL1_IPS_SHIFT 32 |
| 244 | #define TCR_EL3_PS_SHIFT 16 |
| 245 | |
| 246 | /* (internal) physical address size bits in EL3/EL1 */ |
| 247 | #define TCR_PS_BITS_4GB (0x0) |
| 248 | #define TCR_PS_BITS_64GB (0x1) |
| 249 | #define TCR_PS_BITS_1TB (0x2) |
| 250 | #define TCR_PS_BITS_4TB (0x3) |
| 251 | #define TCR_PS_BITS_16TB (0x4) |
| 252 | #define TCR_PS_BITS_256TB (0x5) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 253 | |
Lin Ma | 741a382 | 2014-06-27 16:56:30 -0700 | [diff] [blame] | 254 | #define ADDR_MASK_48_TO_63 0xFFFF000000000000UL |
| 255 | #define ADDR_MASK_44_TO_47 0x0000F00000000000UL |
| 256 | #define ADDR_MASK_42_TO_43 0x00000C0000000000UL |
| 257 | #define ADDR_MASK_40_TO_41 0x0000030000000000UL |
| 258 | #define ADDR_MASK_36_TO_39 0x000000F000000000UL |
| 259 | #define ADDR_MASK_32_TO_35 0x0000000F00000000UL |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 260 | |
| 261 | #define TCR_RGN_INNER_NC (0x0 << 8) |
| 262 | #define TCR_RGN_INNER_WBA (0x1 << 8) |
| 263 | #define TCR_RGN_INNER_WT (0x2 << 8) |
| 264 | #define TCR_RGN_INNER_WBNA (0x3 << 8) |
| 265 | |
| 266 | #define TCR_RGN_OUTER_NC (0x0 << 10) |
| 267 | #define TCR_RGN_OUTER_WBA (0x1 << 10) |
| 268 | #define TCR_RGN_OUTER_WT (0x2 << 10) |
| 269 | #define TCR_RGN_OUTER_WBNA (0x3 << 10) |
| 270 | |
| 271 | #define TCR_SH_NON_SHAREABLE (0x0 << 12) |
| 272 | #define TCR_SH_OUTER_SHAREABLE (0x2 << 12) |
| 273 | #define TCR_SH_INNER_SHAREABLE (0x3 << 12) |
| 274 | |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 275 | #define MODE_SP_SHIFT 0x0 |
| 276 | #define MODE_SP_MASK 0x1 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 277 | #define MODE_SP_EL0 0x0 |
| 278 | #define MODE_SP_ELX 0x1 |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 279 | |
| 280 | #define MODE_RW_SHIFT 0x4 |
| 281 | #define MODE_RW_MASK 0x1 |
| 282 | #define MODE_RW_64 0x0 |
| 283 | #define MODE_RW_32 0x1 |
| 284 | |
| 285 | #define MODE_EL_SHIFT 0x2 |
| 286 | #define MODE_EL_MASK 0x3 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 287 | #define MODE_EL3 0x3 |
| 288 | #define MODE_EL2 0x2 |
| 289 | #define MODE_EL1 0x1 |
| 290 | #define MODE_EL0 0x0 |
| 291 | |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 292 | #define MODE32_SHIFT 0 |
| 293 | #define MODE32_MASK 0xf |
| 294 | #define MODE32_usr 0x0 |
| 295 | #define MODE32_fiq 0x1 |
| 296 | #define MODE32_irq 0x2 |
| 297 | #define MODE32_svc 0x3 |
| 298 | #define MODE32_mon 0x6 |
| 299 | #define MODE32_abt 0x7 |
| 300 | #define MODE32_hyp 0xa |
| 301 | #define MODE32_und 0xb |
| 302 | #define MODE32_sys 0xf |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 303 | |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 304 | #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) |
| 305 | #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) |
| 306 | #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) |
| 307 | #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 308 | |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 309 | #define SPSR_64(el, sp, daif) \ |
| 310 | (MODE_RW_64 << MODE_RW_SHIFT | \ |
| 311 | ((el) & MODE_EL_MASK) << MODE_EL_SHIFT | \ |
| 312 | ((sp) & MODE_SP_MASK) << MODE_SP_SHIFT | \ |
| 313 | ((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT) |
| 314 | |
| 315 | #define SPSR_MODE32(mode, isa, endian, aif) \ |
| 316 | (MODE_RW_32 << MODE_RW_SHIFT | \ |
| 317 | ((mode) & MODE32_MASK) << MODE32_SHIFT | \ |
| 318 | ((isa) & SPSR_T_MASK) << SPSR_T_SHIFT | \ |
| 319 | ((endian) & SPSR_E_MASK) << SPSR_E_SHIFT | \ |
| 320 | ((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 321 | |
Dan Handley | 0cdebbd | 2015-03-30 17:15:16 +0100 | [diff] [blame] | 322 | /* |
| 323 | * CTR_EL0 definitions |
| 324 | */ |
| 325 | #define CTR_CWG_SHIFT 24 |
| 326 | #define CTR_CWG_MASK 0xf |
| 327 | #define CTR_ERG_SHIFT 20 |
| 328 | #define CTR_ERG_MASK 0xf |
| 329 | #define CTR_DMINLINE_SHIFT 16 |
| 330 | #define CTR_DMINLINE_MASK 0xf |
| 331 | #define CTR_L1IP_SHIFT 14 |
| 332 | #define CTR_L1IP_MASK 0x3 |
| 333 | #define CTR_IMINLINE_SHIFT 0 |
| 334 | #define CTR_IMINLINE_MASK 0xf |
| 335 | |
| 336 | #define MAX_CACHE_LINE_SIZE 0x800 /* 2KB */ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 337 | |
Achin Gupta | 405406d | 2014-05-09 12:00:17 +0100 | [diff] [blame] | 338 | /* Physical timer control register bit fields shifts and masks */ |
| 339 | #define CNTP_CTL_ENABLE_SHIFT 0 |
| 340 | #define CNTP_CTL_IMASK_SHIFT 1 |
| 341 | #define CNTP_CTL_ISTATUS_SHIFT 2 |
| 342 | |
| 343 | #define CNTP_CTL_ENABLE_MASK 1 |
| 344 | #define CNTP_CTL_IMASK_MASK 1 |
| 345 | #define CNTP_CTL_ISTATUS_MASK 1 |
| 346 | |
| 347 | #define get_cntp_ctl_enable(x) ((x >> CNTP_CTL_ENABLE_SHIFT) & \ |
| 348 | CNTP_CTL_ENABLE_MASK) |
| 349 | #define get_cntp_ctl_imask(x) ((x >> CNTP_CTL_IMASK_SHIFT) & \ |
| 350 | CNTP_CTL_IMASK_MASK) |
| 351 | #define get_cntp_ctl_istatus(x) ((x >> CNTP_CTL_ISTATUS_SHIFT) & \ |
| 352 | CNTP_CTL_ISTATUS_MASK) |
| 353 | |
| 354 | #define set_cntp_ctl_enable(x) (x |= 1 << CNTP_CTL_ENABLE_SHIFT) |
| 355 | #define set_cntp_ctl_imask(x) (x |= 1 << CNTP_CTL_IMASK_SHIFT) |
| 356 | |
| 357 | #define clr_cntp_ctl_enable(x) (x &= ~(1 << CNTP_CTL_ENABLE_SHIFT)) |
| 358 | #define clr_cntp_ctl_imask(x) (x &= ~(1 << CNTP_CTL_IMASK_SHIFT)) |
| 359 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 360 | /* Exception Syndrome register bits and bobs */ |
| 361 | #define ESR_EC_SHIFT 26 |
| 362 | #define ESR_EC_MASK 0x3f |
| 363 | #define ESR_EC_LENGTH 6 |
| 364 | #define EC_UNKNOWN 0x0 |
| 365 | #define EC_WFE_WFI 0x1 |
| 366 | #define EC_AARCH32_CP15_MRC_MCR 0x3 |
| 367 | #define EC_AARCH32_CP15_MRRC_MCRR 0x4 |
| 368 | #define EC_AARCH32_CP14_MRC_MCR 0x5 |
| 369 | #define EC_AARCH32_CP14_LDC_STC 0x6 |
| 370 | #define EC_FP_SIMD 0x7 |
| 371 | #define EC_AARCH32_CP10_MRC 0x8 |
| 372 | #define EC_AARCH32_CP14_MRRC_MCRR 0xc |
| 373 | #define EC_ILLEGAL 0xe |
| 374 | #define EC_AARCH32_SVC 0x11 |
| 375 | #define EC_AARCH32_HVC 0x12 |
| 376 | #define EC_AARCH32_SMC 0x13 |
| 377 | #define EC_AARCH64_SVC 0x15 |
| 378 | #define EC_AARCH64_HVC 0x16 |
| 379 | #define EC_AARCH64_SMC 0x17 |
| 380 | #define EC_AARCH64_SYS 0x18 |
| 381 | #define EC_IABORT_LOWER_EL 0x20 |
| 382 | #define EC_IABORT_CUR_EL 0x21 |
| 383 | #define EC_PC_ALIGN 0x22 |
| 384 | #define EC_DABORT_LOWER_EL 0x24 |
| 385 | #define EC_DABORT_CUR_EL 0x25 |
| 386 | #define EC_SP_ALIGN 0x26 |
| 387 | #define EC_AARCH32_FP 0x28 |
| 388 | #define EC_AARCH64_FP 0x2c |
| 389 | #define EC_SERROR 0x2f |
| 390 | |
| 391 | #define EC_BITS(x) (x >> ESR_EC_SHIFT) & ESR_EC_MASK |
| 392 | |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 393 | /******************************************************************************* |
| 394 | * Definitions of register offsets and fields in the CNTCTLBase Frame of the |
| 395 | * system level implementation of the Generic Timer. |
| 396 | ******************************************************************************/ |
| 397 | #define CNTNSAR 0x4 |
| 398 | #define CNTNSAR_NS_SHIFT(x) x |
| 399 | |
| 400 | #define CNTACR_BASE(x) (0x40 + (x << 2)) |
| 401 | #define CNTACR_RPCT_SHIFT 0x0 |
| 402 | #define CNTACR_RVCT_SHIFT 0x1 |
| 403 | #define CNTACR_RFRQ_SHIFT 0x2 |
| 404 | #define CNTACR_RVOFF_SHIFT 0x3 |
| 405 | #define CNTACR_RWVT_SHIFT 0x4 |
| 406 | #define CNTACR_RWPT_SHIFT 0x5 |
| 407 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 408 | #endif /* __ARCH_H__ */ |