blob: c1dcc02c60cab221bd0017438e981cbb9f862942 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +01002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arm_config.h>
8#include <arm_def.h>
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +01009#include <assert.h>
10#include <cci.h>
Soby Mathew7356b1e2016-03-24 10:12:42 +000011#include <ccn.h>
Dan Handley714a0d22014-04-09 13:13:04 +010012#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000013#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000015#include <plat_arm.h>
16#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010017#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
Achin Gupta1fa7eb62015-11-03 14:18:34 +000019/* Defines for GIC Driver build time selection */
20#define FVP_GICV2 1
21#define FVP_GICV3 2
22#define FVP_GICV3_LEGACY 3
23
Achin Gupta4f6ad662013-10-25 09:08:21 +010024/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000025 * arm_config holds the characteristics of the differences between the three FVP
26 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000027 * at each boot stage by the primary before enabling the MMU (to allow
28 * interconnect configuration) & used thereafter. Each BL will have its own copy
29 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010030 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000031arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010032
33#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
34 DEVICE0_SIZE, \
35 MT_DEVICE | MT_RW | MT_SECURE)
36
37#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
38 DEVICE1_SIZE, \
39 MT_DEVICE | MT_RW | MT_SECURE)
40
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010041/*
42 * Need to be mapped with write permissions in order to set a new non-volatile
43 * counter value.
44 */
Juan Castillo31a68f02015-04-14 12:49:03 +010045#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
46 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010047 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010048
49
Jon Medhurstb1eb0932014-02-26 16:27:53 +000050/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010051 * Table of memory regions for various BL stages to map using the MMU.
52 * This doesn't include Trusted SRAM as arm_setup_page_tables() already
53 * takes care of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010054 *
55 * The flash needs to be mapped as writable in order to erase the FIP's Table of
56 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000057 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090058#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000059const mmap_region_t plat_arm_mmap[] = {
60 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010061 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000062 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010063 MAP_DEVICE0,
64 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010065#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010066 /* To access the Root of Trust Public Key registers. */
67 MAP_DEVICE2,
68 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010069 ARM_MAP_NS_DRAM1,
70#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010071 {0}
72};
73#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090074#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000075const mmap_region_t plat_arm_mmap[] = {
76 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010077 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000078 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010079 MAP_DEVICE0,
80 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000081 ARM_MAP_NS_DRAM1,
82 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010083#if TRUSTED_BOARD_BOOT
84 /* To access the Root of Trust Public Key registers. */
85 MAP_DEVICE2,
86#endif
David Wang0ba499f2016-03-07 11:02:57 +080087#if ARM_BL31_IN_DRAM
88 ARM_MAP_BL31_SEC_DRAM,
89#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010090 {0}
91};
92#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090093#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +010094const mmap_region_t plat_arm_mmap[] = {
95 MAP_DEVICE0,
96 V2M_MAP_IOFPGA,
97 {0}
98};
99#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900100#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000101const mmap_region_t plat_arm_mmap[] = {
102 ARM_MAP_SHARED_RAM,
103 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100104 MAP_DEVICE0,
105 MAP_DEVICE1,
106 {0}
107};
108#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900109#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000110const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100111#ifdef AARCH32
112 ARM_MAP_SHARED_RAM,
113#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000114 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100115 MAP_DEVICE0,
116 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000117 {0}
118};
Soby Mathewb08bc042014-09-03 17:48:44 +0100119#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000120
Dan Handley2b6b5742015-03-19 19:17:53 +0000121ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000122
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100123#if FVP_INTERCONNECT_DRIVER != FVP_CCN
124static const int fvp_cci400_map[] = {
125 PLAT_FVP_CCI400_CLUS0_SL_PORT,
126 PLAT_FVP_CCI400_CLUS1_SL_PORT,
127};
128
129static const int fvp_cci5xx_map[] = {
130 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
131 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
132};
133
134static unsigned int get_interconnect_master(void)
135{
136 unsigned int master;
137 u_register_t mpidr;
138
139 mpidr = read_mpidr_el1();
140 master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
141 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
142
143 assert(master < FVP_CLUSTER_COUNT);
144 return master;
145}
146#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
Achin Gupta4f6ad662013-10-25 09:08:21 +0100148/*******************************************************************************
149 * A single boot loader stack is expected to work on both the Foundation FVP
150 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
151 * SYS_ID register provides a mechanism for detecting the differences between
152 * these platforms. This information is stored in a per-BL array to allow the
153 * code to take the correct path.Per BL platform configuration.
154 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000155void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100156{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100157 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158
Dan Handley2b6b5742015-03-19 19:17:53 +0000159 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
160 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
161 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
162 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
163 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100164
Andrew Thoelke960347d2014-06-26 14:27:26 +0100165 if (arch != ARCH_MODEL) {
166 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000167 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100168 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100169
170 /*
171 * The build field in the SYS_ID tells which variant of the GIC
172 * memory is implemented by the model.
173 */
174 switch (bld) {
175 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000176 ERROR("Legacy Versatile Express memory map for GIC peripheral"
177 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000178 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179 break;
180 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100181 break;
182 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100183 ERROR("Unsupported board build %x\n", bld);
184 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185 }
186
187 /*
188 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
189 * for the Foundation FVP.
190 */
191 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000192 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000193 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100194
195 /*
196 * Check for supported revisions of Foundation FVP
197 * Allow future revisions to run but emit warning diagnostic
198 */
199 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000200 case REV_FOUNDATION_FVP_V2_0:
201 case REV_FOUNDATION_FVP_V2_1:
202 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100203 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100204 break;
205 default:
206 WARN("Unrecognized Foundation FVP revision %x\n", rev);
207 break;
208 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000210 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100211 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100212
213 /*
214 * Check for supported revisions
215 * Allow future revisions to run but emit warning diagnostic
216 */
217 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000218 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100219 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
220 break;
221 case REV_BASE_FVP_REVC:
222 arm_config.flags |= (ARM_CONFIG_FVP_SHIFTED_AFF |
223 ARM_CONFIG_FVP_HAS_SMMUV3 |
224 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100225 break;
226 default:
227 WARN("Unrecognized Base FVP revision %x\n", rev);
228 break;
229 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230 break;
231 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100232 ERROR("Unsupported board HBI number 0x%x\n", hbi);
233 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100234 }
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100235}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100236
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000237
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000238void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100239{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000240#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100241 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
242 ERROR("Unrecognized CCN variant detected. Only CCN-502"
243 " is supported");
244 panic();
245 }
246
247 plat_arm_interconnect_init();
248#else
249 uintptr_t cci_base = 0;
250 const int *cci_map = 0;
251 unsigned int map_size = 0;
252
253 if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
254 ARM_CONFIG_FVP_HAS_CCI5XX))) {
255 return;
256 }
257
258 /* Initialize the right interconnect */
259 if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
260 cci_base = PLAT_FVP_CCI5XX_BASE;
261 cci_map = fvp_cci5xx_map;
262 map_size = ARRAY_SIZE(fvp_cci5xx_map);
263 } else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
264 cci_base = PLAT_FVP_CCI400_BASE;
265 cci_map = fvp_cci400_map;
266 map_size = ARRAY_SIZE(fvp_cci400_map);
Soby Mathew7356b1e2016-03-24 10:12:42 +0000267 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100268
269 assert(cci_base);
270 assert(cci_map);
271 cci_init(cci_base, cci_map, map_size);
272#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100273}
274
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000275void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100276{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100277#if FVP_INTERCONNECT_DRIVER == FVP_CCN
278 plat_arm_interconnect_enter_coherency();
279#else
280 unsigned int master;
281
282 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
283 ARM_CONFIG_FVP_HAS_CCI5XX)) {
284 master = get_interconnect_master();
285 cci_enable_snoop_dvm_reqs(master);
286 }
287#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000288}
289
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000290void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000291{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100292#if FVP_INTERCONNECT_DRIVER == FVP_CCN
293 plat_arm_interconnect_exit_coherency();
294#else
295 unsigned int master;
296
297 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
298 ARM_CONFIG_FVP_HAS_CCI5XX)) {
299 master = get_interconnect_master();
300 cci_disable_snoop_dvm_reqs(master);
301 }
302#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100303}