blob: 5ec6f849eeca63d1b70428029baa81d6bd89bc97 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Varun Wadekar84a775e2019-01-03 10:12:55 -08002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb5b15b22018-05-17 10:10:25 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05306 */
7
Varun Wadekarb316e242015-05-19 16:48:04 +05308#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053015#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <drivers/console.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/psci/psci.h>
20#include <plat/common/platform.h>
21
Varun Wadekarb316e242015-05-19 16:48:04 +053022#include <memctrl.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053023#include <pmc.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053024#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080025#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053026#include <tegra_private.h>
27
28extern uint64_t tegra_bl31_phys_base;
Varun Wadekara78bb1b2015-08-07 10:03:00 +053029extern uint64_t tegra_sec_entry_point;
Varun Wadekarb316e242015-05-19 16:48:04 +053030
Varun Wadekarb316e242015-05-19 16:48:04 +053031/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +053032 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
33 * call to get the `power_state` parameter. This allows the platform to encode
34 * the appropriate State-ID field within the `power_state` parameter which can
35 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
36******************************************************************************/
37void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053038{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070039 /* all affinities use system suspend state id */
Anthony Zhou85a8fa02017-03-22 14:42:42 +080040 for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) {
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070041 req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
Anthony Zhou85a8fa02017-03-22 14:42:42 +080042 }
Varun Wadekarb316e242015-05-19 16:48:04 +053043}
44
45/*******************************************************************************
46 * Handler called when an affinity instance is about to enter standby.
47 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +053048void tegra_cpu_standby(plat_local_state_t cpu_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053049{
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070050 u_register_t saved_scr_el3;
51
Anthony Zhou85a8fa02017-03-22 14:42:42 +080052 (void)cpu_state;
53
Varun Wadekarb3421ce2017-12-27 18:10:12 -080054 /* Tegra SoC specific handler */
55 if (tegra_soc_cpu_standby(cpu_state) != PSCI_E_SUCCESS)
56 ERROR("%s failed\n", __func__);
57
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070058 saved_scr_el3 = read_scr_el3();
59
60 /*
61 * As per ARM ARM D1.17.2, any physical IRQ interrupt received by the
62 * PE will be treated as a wake-up event, if SCR_EL3.IRQ is set to '1',
63 * irrespective of the value of the PSTATE.I bit value.
64 */
65 write_scr_el3(saved_scr_el3 | SCR_IRQ_BIT);
66
Varun Wadekarb316e242015-05-19 16:48:04 +053067 /*
68 * Enter standby state
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070069 *
70 * dsb & isb is good practice before using wfi to enter low power states
Varun Wadekarb316e242015-05-19 16:48:04 +053071 */
72 dsb();
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070073 isb();
Varun Wadekarb316e242015-05-19 16:48:04 +053074 wfi();
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -070075
76 /*
77 * Restore saved scr_el3 that has IRQ bit cleared as we don't want EL3
78 * handling any further interrupts
79 */
80 write_scr_el3(saved_scr_el3);
Varun Wadekarb316e242015-05-19 16:48:04 +053081}
82
83/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053084 * Handler called when an affinity instance is about to be turned on. The
85 * level and mpidr determine the affinity instance.
86 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +080087int32_t tegra_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +053088{
Varun Wadekara78bb1b2015-08-07 10:03:00 +053089 return tegra_soc_pwr_domain_on(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +053090}
91
92/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +053093 * Handler called when a power domain is about to be turned off. The
94 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +053095 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +053096void tegra_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053097{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080098 (void)tegra_soc_pwr_domain_off(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +053099}
100
101/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700102 * Handler called when a power domain is about to be suspended. The
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530103 * target_state encodes the power state that each level should transition to.
Varun Wadekar99782e82017-07-05 17:44:12 -0700104 * This handler is called with SMP and data cache enabled, when
105 * HW_ASSISTED_COHERENCY = 0
106 ******************************************************************************/
107void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
108{
109 tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
110}
111
112/*******************************************************************************
113 * Handler called when a power domain is about to be suspended. The
114 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530115 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530116void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530117{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800118 (void)tegra_soc_pwr_domain_suspend(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530119
Varun Wadekara2c6be62016-08-01 22:16:21 -0700120 /* Disable console if we are entering deep sleep. */
121 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800122 PSTATE_ID_SOC_POWERDN) {
Ambroise Vincent09a22e72019-05-29 14:04:16 +0100123 (void)console_flush();
124 console_switch_state(0);
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800125 }
Varun Wadekara2c6be62016-08-01 22:16:21 -0700126
Varun Wadekarb316e242015-05-19 16:48:04 +0530127 /* disable GICC */
128 tegra_gic_cpuif_deactivate();
129}
130
131/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700132 * Handler called at the end of the power domain suspend sequence. The
133 * target_state encodes the power state that each level should transition to.
134 ******************************************************************************/
135__dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
136 *target_state)
137{
138 /* call the chip's power down handler */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800139 (void)tegra_soc_pwr_domain_power_down_wfi(target_state);
Varun Wadekard22429d2016-03-18 14:35:28 -0700140
Vignesh Radhakrishnan833d89c2017-05-25 10:31:42 -0700141 wfi();
Varun Wadekard22429d2016-03-18 14:35:28 -0700142 panic();
143}
144
145/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530146 * Handler called when a power domain has just been powered on after
147 * being turned off earlier. The target_state encodes the low power state that
148 * each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530149 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530150void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530151{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800152 const plat_params_from_bl2_t *plat_params;
Varun Wadekarb316e242015-05-19 16:48:04 +0530153
154 /*
Varun Wadekarb316e242015-05-19 16:48:04 +0530155 * Initialize the GIC cpu and distributor interfaces
156 */
Varun Wadekar77ef1ff2019-12-17 11:49:00 -0800157 tegra_gic_pcpu_init();
Varun Wadekarb316e242015-05-19 16:48:04 +0530158
159 /*
160 * Check if we are exiting from deep sleep.
161 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530162 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
163 PSTATE_ID_SOC_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530164
Ambroise Vincent09a22e72019-05-29 14:04:16 +0100165 /* Restart console output. */
166 console_switch_state(CONSOLE_FLAG_RUNTIME);
Varun Wadekara2c6be62016-08-01 22:16:21 -0700167
Varun Wadekarb316e242015-05-19 16:48:04 +0530168 /*
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800169 * Restore Memory Controller settings as it loses state
170 * during system suspend.
Varun Wadekarb316e242015-05-19 16:48:04 +0530171 */
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800172 tegra_memctrl_restore_settings();
Varun Wadekarb316e242015-05-19 16:48:04 +0530173
174 /*
175 * Security configuration to allow DRAM/device access.
176 */
177 plat_params = bl31_get_plat_params();
Varun Wadekar6bb62462015-10-06 12:49:31 +0530178 tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800179 (uint32_t)plat_params->tzdram_size);
Varun Wadekard5f578a2016-06-01 19:34:37 -0700180
181 /*
182 * Set up the TZRAM memory aperture to allow only secure world
183 * access
184 */
185 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530186 }
187
188 /*
189 * Reset hardware settings.
190 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800191 (void)tegra_soc_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530192}
193
194/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530195 * Handler called when a power domain has just been powered on after
196 * having been suspended earlier. The target_state encodes the low power state
197 * that each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530198 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530199void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530200{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530201 tegra_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530202}
203
204/*******************************************************************************
205 * Handler called when the system wants to be powered off
206 ******************************************************************************/
207__dead2 void tegra_system_off(void)
208{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800209 INFO("Powering down system...\n");
210
211 tegra_soc_prepare_system_off();
Varun Wadekarb316e242015-05-19 16:48:04 +0530212}
213
214/*******************************************************************************
215 * Handler called when the system wants to be restarted.
216 ******************************************************************************/
217__dead2 void tegra_system_reset(void)
218{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800219 INFO("Restarting system...\n");
220
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800221 /* per-SoC system reset handler */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800222 (void)tegra_soc_prepare_system_reset();
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800223
Varun Wadekar29b46652018-05-17 11:10:13 -0700224 /* wait for the system to reset */
225 for (;;) {
226 ;
227 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530228}
229
230/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530231 * Handler called to check the validity of the power state parameter.
232 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800233int32_t tegra_validate_power_state(uint32_t power_state,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530234 psci_power_state_t *req_state)
235{
Anthony Zhou4408e882017-07-07 14:29:51 +0800236 assert(req_state != NULL);
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530237
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530238 return tegra_soc_validate_power_state(power_state, req_state);
239}
240
241/*******************************************************************************
242 * Platform handler called to check the validity of the non secure entrypoint.
243 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800244int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint)
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530245{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800246 int32_t ret = PSCI_E_INVALID_ADDRESS;
247
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530248 /*
249 * Check if the non secure entrypoint lies within the non
250 * secure DRAM.
251 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800252 if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END)) {
253 ret = PSCI_E_SUCCESS;
254 }
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530255
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800256 return ret;
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530257}
258
259/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530260 * Export the platform handlers to enable psci to invoke them
261 ******************************************************************************/
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700262static plat_psci_ops_t tegra_plat_psci_ops = {
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530263 .cpu_standby = tegra_cpu_standby,
264 .pwr_domain_on = tegra_pwr_domain_on,
265 .pwr_domain_off = tegra_pwr_domain_off,
Varun Wadekar99782e82017-07-05 17:44:12 -0700266 .pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530267 .pwr_domain_suspend = tegra_pwr_domain_suspend,
268 .pwr_domain_on_finish = tegra_pwr_domain_on_finish,
269 .pwr_domain_suspend_finish = tegra_pwr_domain_suspend_finish,
Varun Wadekard22429d2016-03-18 14:35:28 -0700270 .pwr_domain_pwr_down_wfi = tegra_pwr_domain_power_down_wfi,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530271 .system_off = tegra_system_off,
272 .system_reset = tegra_system_reset,
273 .validate_power_state = tegra_validate_power_state,
274 .validate_ns_entrypoint = tegra_validate_ns_entrypoint,
275 .get_sys_suspend_power_state = tegra_get_sys_suspend_power_state,
Varun Wadekarb316e242015-05-19 16:48:04 +0530276};
277
278/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530279 * Export the platform specific power ops and initialize Power Controller
Varun Wadekarb316e242015-05-19 16:48:04 +0530280 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530281int plat_setup_psci_ops(uintptr_t sec_entrypoint,
282 const plat_psci_ops_t **psci_ops)
Varun Wadekarb316e242015-05-19 16:48:04 +0530283{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530284 psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };
285
286 /*
287 * Flush entrypoint variable to PoC since it will be
288 * accessed after a reset with the caches turned off.
289 */
290 tegra_sec_entry_point = sec_entrypoint;
291 flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));
292
Varun Wadekarb316e242015-05-19 16:48:04 +0530293 /*
294 * Reset hardware settings.
295 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800296 (void)tegra_soc_pwr_domain_on_finish(&target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530297
298 /*
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700299 * Disable System Suspend if the platform does not
300 * support it
301 */
302 if (!plat_supports_system_suspend()) {
303 tegra_plat_psci_ops.get_sys_suspend_power_state = NULL;
304 }
305
306 /*
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530307 * Initialize PSCI ops struct
Varun Wadekarb316e242015-05-19 16:48:04 +0530308 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530309 *psci_ops = &tegra_plat_psci_ops;
Varun Wadekarb316e242015-05-19 16:48:04 +0530310
311 return 0;
312}
Varun Wadekar24975392016-05-05 14:13:30 -0700313
314/*******************************************************************************
315 * Platform handler to calculate the proper target power level at the
316 * specified affinity level
317 ******************************************************************************/
318plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
319 const plat_local_state_t *states,
320 unsigned int ncpu)
321{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700322 return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
Varun Wadekar24975392016-05-05 14:13:30 -0700323}