Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 1 | /* |
Steven Kao | 0cb8b33 | 2018-02-09 20:50:02 +0800 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 7 | #ifndef TEGRA_DEF_H |
| 8 | #define TEGRA_DEF_H |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <lib/utils_def.h> |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 11 | |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 12 | /******************************************************************************* |
| 13 | * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND` |
| 14 | * call as the `state-id` field in the 'power state' parameter. |
| 15 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 16 | #define PSTATE_ID_SOC_POWERDN U(0xD) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 17 | |
| 18 | /******************************************************************************* |
Varun Wadekar | 3ce5499 | 2016-01-19 13:55:19 -0800 | [diff] [blame] | 19 | * Platform power states (used by PSCI framework) |
| 20 | * |
| 21 | * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID |
| 22 | * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID |
| 23 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 24 | #define PLAT_MAX_RET_STATE U(1) |
| 25 | #define PLAT_MAX_OFF_STATE (PSTATE_ID_SOC_POWERDN + U(1)) |
Varun Wadekar | 3ce5499 | 2016-01-19 13:55:19 -0800 | [diff] [blame] | 26 | |
| 27 | /******************************************************************************* |
Steven Kao | 0cb8b33 | 2018-02-09 20:50:02 +0800 | [diff] [blame] | 28 | * Chip specific page table and MMU setup constants |
| 29 | ******************************************************************************/ |
| 30 | #define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 35) |
| 31 | #define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 35) |
| 32 | |
| 33 | /******************************************************************************* |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 34 | * GIC memory map |
| 35 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 36 | #define TEGRA_GICD_BASE U(0x50041000) |
| 37 | #define TEGRA_GICC_BASE U(0x50042000) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 38 | |
| 39 | /******************************************************************************* |
| 40 | * Tegra micro-seconds timer constants |
| 41 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 42 | #define TEGRA_TMRUS_BASE U(0x60005010) |
| 43 | #define TEGRA_TMRUS_SIZE U(0x1000) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 44 | |
| 45 | /******************************************************************************* |
| 46 | * Tegra Clock and Reset Controller constants |
| 47 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 48 | #define TEGRA_CAR_RESET_BASE U(0x60006000) |
Varun Wadekar | a59a7c5 | 2017-04-26 08:31:50 -0700 | [diff] [blame] | 49 | #define TEGRA_GPU_RESET_REG_OFFSET U(0x28C) |
Jeetesh Burman | 48fef88 | 2018-01-22 15:40:08 +0530 | [diff] [blame] | 50 | #define TEGRA_GPU_RESET_GPU_SET_OFFSET U(0x290) |
Varun Wadekar | a59a7c5 | 2017-04-26 08:31:50 -0700 | [diff] [blame] | 51 | #define GPU_RESET_BIT (U(1) << 24) |
Jeetesh Burman | 48fef88 | 2018-01-22 15:40:08 +0530 | [diff] [blame] | 52 | #define GPU_SET_BIT (U(1) << 24) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 53 | |
| 54 | /******************************************************************************* |
| 55 | * Tegra Flow Controller constants |
| 56 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 57 | #define TEGRA_FLOWCTRL_BASE U(0x60007000) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 58 | |
| 59 | /******************************************************************************* |
| 60 | * Tegra Secure Boot Controller constants |
| 61 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 62 | #define TEGRA_SB_BASE U(0x6000C200) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 63 | |
| 64 | /******************************************************************************* |
| 65 | * Tegra Exception Vectors constants |
| 66 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 67 | #define TEGRA_EVP_BASE U(0x6000F000) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 68 | |
| 69 | /******************************************************************************* |
Varun Wadekar | 28dcc21 | 2016-07-20 10:28:51 -0700 | [diff] [blame] | 70 | * Tegra Miscellaneous register constants |
| 71 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 72 | #define TEGRA_MISC_BASE U(0x70000000) |
| 73 | #define HARDWARE_REVISION_OFFSET U(0x804) |
Varun Wadekar | 28dcc21 | 2016-07-20 10:28:51 -0700 | [diff] [blame] | 74 | |
| 75 | /******************************************************************************* |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 76 | * Tegra UART controller base addresses |
| 77 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 78 | #define TEGRA_UARTA_BASE U(0x70006000) |
| 79 | #define TEGRA_UARTB_BASE U(0x70006040) |
| 80 | #define TEGRA_UARTC_BASE U(0x70006200) |
| 81 | #define TEGRA_UARTD_BASE U(0x70006300) |
| 82 | #define TEGRA_UARTE_BASE U(0x70006400) |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 83 | |
| 84 | /******************************************************************************* |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 85 | * Tegra Power Mgmt Controller constants |
| 86 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 87 | #define TEGRA_PMC_BASE U(0x7000E400) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 88 | |
| 89 | /******************************************************************************* |
| 90 | * Tegra Memory Controller constants |
| 91 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 92 | #define TEGRA_MC_BASE U(0x70019000) |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 93 | |
Harvey Hsieh | 359be95 | 2017-08-21 15:01:53 +0800 | [diff] [blame] | 94 | /* Memory Controller Interrupt Status */ |
| 95 | #define MC_INTSTATUS 0x00U |
| 96 | |
Varun Wadekar | 64443ca | 2016-12-12 16:14:57 -0800 | [diff] [blame] | 97 | /* TZDRAM carveout configuration registers */ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 98 | #define MC_SECURITY_CFG0_0 U(0x70) |
| 99 | #define MC_SECURITY_CFG1_0 U(0x74) |
| 100 | #define MC_SECURITY_CFG3_0 U(0x9BC) |
Varun Wadekar | 64443ca | 2016-12-12 16:14:57 -0800 | [diff] [blame] | 101 | |
| 102 | /* Video Memory carveout configuration registers */ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 103 | #define MC_VIDEO_PROTECT_BASE_HI U(0x978) |
| 104 | #define MC_VIDEO_PROTECT_BASE_LO U(0x648) |
| 105 | #define MC_VIDEO_PROTECT_SIZE_MB U(0x64c) |
Varun Wadekar | 64443ca | 2016-12-12 16:14:57 -0800 | [diff] [blame] | 106 | |
Varun Wadekar | 0dc9181 | 2015-12-30 15:06:41 -0800 | [diff] [blame] | 107 | /******************************************************************************* |
| 108 | * Tegra TZRAM constants |
| 109 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 110 | #define TEGRA_TZRAM_BASE U(0x7C010000) |
| 111 | #define TEGRA_TZRAM_SIZE U(0x10000) |
Varun Wadekar | 0dc9181 | 2015-12-30 15:06:41 -0800 | [diff] [blame] | 112 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 113 | #endif /* TEGRA_DEF_H */ |