blob: e098c10b41977a534dac842f0497622628bd499e [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Manish V Badarkhe5a4f9b82023-04-30 09:25:15 +01002 * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01006#ifndef ARM_DEF_H
7#define ARM_DEF_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <arch.h>
10#include <common/interrupt_props.h>
11#include <common/tbbr/tbbr_img_def.h>
12#include <drivers/arm/gic_common.h>
13#include <lib/utils_def.h>
14#include <lib/xlat_tables/xlat_tables_defs.h>
Manish V Badarkhe55861512020-03-27 13:25:51 +000015#include <plat/arm/common/smccc_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <plat/common/common_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000017
18/******************************************************************************
19 * Definitions common to all ARM standard platforms
20 *****************************************************************************/
21
Max Shvetsov06dba292019-12-06 11:50:12 +000022/*
laurenw-arm055199b2022-10-28 11:26:32 -050023 * Root of trust key lengths
Max Shvetsov06dba292019-12-06 11:50:12 +000024 */
25#define ARM_ROTPK_HEADER_LEN 19
26#define ARM_ROTPK_HASH_LEN 32
27
Juan Castillo7d199412015-12-14 09:35:25 +000028/* Special value used to verify platform parameters from BL2 to BL31 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000029#define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978)
Dan Handley9df48042015-03-19 18:58:55 +000030
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060031#define ARM_SYSTEM_COUNT U(1)
Dan Handley9df48042015-03-19 18:58:55 +000032
33#define ARM_CACHE_WRITEBACK_SHIFT 6
34
Soby Mathewfec4eb72015-07-01 16:16:20 +010035/*
36 * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
37 * power levels have a 1:1 mapping with the MPIDR affinity levels.
38 */
39#define ARM_PWR_LVL0 MPIDR_AFFLVL0
40#define ARM_PWR_LVL1 MPIDR_AFFLVL1
Soby Mathewa869de12015-05-08 10:18:59 +010041#define ARM_PWR_LVL2 MPIDR_AFFLVL2
Chandni Cherukuri9ec4a112018-10-16 14:42:19 +053042#define ARM_PWR_LVL3 MPIDR_AFFLVL3
Soby Mathewfec4eb72015-07-01 16:16:20 +010043
44/*
45 * Macros for local power states in ARM platforms encoded by State-ID field
46 * within the power-state parameter.
47 */
48/* Local power state for power domains in Run state. */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010049#define ARM_LOCAL_STATE_RUN U(0)
Soby Mathewfec4eb72015-07-01 16:16:20 +010050/* Local power state for retention. Valid only for CPU power domains */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010051#define ARM_LOCAL_STATE_RET U(1)
Soby Mathewfec4eb72015-07-01 16:16:20 +010052/* Local power state for OFF/power-down. Valid for CPU and cluster power
53 domains */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010054#define ARM_LOCAL_STATE_OFF U(2)
Soby Mathewfec4eb72015-07-01 16:16:20 +010055
Dan Handley9df48042015-03-19 18:58:55 +000056/* Memory location options for TSP */
57#define ARM_TRUSTED_SRAM_ID 0
58#define ARM_TRUSTED_DRAM_ID 1
59#define ARM_DRAM_ID 2
60
Gary Morrison3d7f6542021-01-27 13:08:47 -060061#ifdef PLAT_ARM_TRUSTED_SRAM_BASE
laurenw-arm7c7b1982020-10-21 13:34:40 -050062#define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE
63#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010064#define ARM_TRUSTED_SRAM_BASE UL(0x04000000)
Gary Morrison3d7f6542021-01-27 13:08:47 -060065#endif /* PLAT_ARM_TRUSTED_SRAM_BASE */
laurenw-arm7c7b1982020-10-21 13:34:40 -050066
Dan Handley9df48042015-03-19 18:58:55 +000067#define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010068#define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */
Dan Handley9df48042015-03-19 18:58:55 +000069
70/* The remaining Trusted SRAM is used to load the BL images */
71#define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \
72 ARM_SHARED_RAM_SIZE)
73#define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
74 ARM_SHARED_RAM_SIZE)
75
76/*
Zelalem Awekec43c5632021-07-12 23:41:05 -050077 * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as
78 * follows:
Dan Handley9df48042015-03-19 18:58:55 +000079 * - SCP TZC DRAM: If present, DRAM reserved for SCP use
Zelalem Awekec43c5632021-07-12 23:41:05 -050080 * - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled
81 * - REALM DRAM: Reserved for Realm world if RME is enabled
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +000082 * - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM
Manish V Badarkheb65ae4e2022-12-12 10:14:25 +000083 * - Event Log: Area for Event Log if MEASURED_BOOT feature is enabled
Dan Handley9df48042015-03-19 18:58:55 +000084 * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
Zelalem Awekec43c5632021-07-12 23:41:05 -050085 *
johpow019d134022021-06-16 17:57:28 -050086 * RME enabled(64MB) RME not enabled(16MB)
87 * -------------------- -------------------
88 * | | | |
89 * | AP TZC (~28MB) | | AP TZC (~14MB) |
90 * -------------------- -------------------
Manish V Badarkheb65ae4e2022-12-12 10:14:25 +000091 * | Event Log | | Event Log |
92 * | (4KB) | | (4KB) |
93 * -------------------- -------------------
94 * | REALM (RMM) | | |
95 * | (32MB - 4KB) | | EL3 TZC (2MB) |
96 * -------------------- -------------------
johpow019d134022021-06-16 17:57:28 -050097 * | | | |
Manish V Badarkheb65ae4e2022-12-12 10:14:25 +000098 * | TF-A <-> RMM | | SCP TZC |
99 * | SHARED (4KB) | 0xFFFF_FFFF-------------------
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000100 * --------------------
101 * | |
102 * | EL3 TZC (3MB) |
103 * --------------------
johpow019d134022021-06-16 17:57:28 -0500104 * | L1 GPT + SCP TZC |
105 * | (~1MB) |
Zelalem Awekec43c5632021-07-12 23:41:05 -0500106 * 0xFFFF_FFFF --------------------
Dan Handley9df48042015-03-19 18:58:55 +0000107 */
Zelalem Awekec43c5632021-07-12 23:41:05 -0500108#if ENABLE_RME
109#define ARM_TZC_DRAM1_SIZE UL(0x04000000) /* 64MB */
110/*
111 * Define a region within the TZC secured DRAM for use by EL3 runtime
112 * firmware. This region is meant to be NOLOAD and will not be zero
Chris Kay33bfc5e2023-02-14 11:30:04 +0000113 * initialized. Data sections with the attribute `.arm_el3_tzc_dram` will be
Zelalem Awekec43c5632021-07-12 23:41:05 -0500114 * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise.
115 */
116#define ARM_EL3_TZC_DRAM1_SIZE UL(0x00300000) /* 3MB */
117#define ARM_L1_GPT_SIZE UL(0x00100000) /* 1MB */
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000118/* 32MB - ARM_EL3_RMM_SHARED_SIZE */
119#define ARM_REALM_SIZE (UL(0x02000000) - \
120 ARM_EL3_RMM_SHARED_SIZE)
121#define ARM_EL3_RMM_SHARED_SIZE (PAGE_SIZE) /* 4KB */
Zelalem Awekec43c5632021-07-12 23:41:05 -0500122#else
123#define ARM_TZC_DRAM1_SIZE UL(0x01000000) /* 16MB */
124#define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2MB */
125#define ARM_L1_GPT_SIZE UL(0)
126#define ARM_REALM_SIZE UL(0)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000127#define ARM_EL3_RMM_SHARED_SIZE UL(0)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500128#endif /* ENABLE_RME */
Dan Handley9df48042015-03-19 18:58:55 +0000129
130#define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500131 ARM_DRAM1_SIZE - \
132 (ARM_SCP_TZC_DRAM1_SIZE + \
133 ARM_L1_GPT_SIZE))
Dan Handley9df48042015-03-19 18:58:55 +0000134#define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE
135#define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500136 ARM_SCP_TZC_DRAM1_SIZE - 1U)
Manish V Badarkheb65ae4e2022-12-12 10:14:25 +0000137
138# if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
139MEASURED_BOOT
140#define ARM_EVENT_LOG_DRAM1_SIZE UL(0x00001000) /* 4KB */
141
142#if ENABLE_RME
143#define ARM_EVENT_LOG_DRAM1_BASE (ARM_REALM_BASE - \
144 ARM_EVENT_LOG_DRAM1_SIZE)
145#else
146#define ARM_EVENT_LOG_DRAM1_BASE (ARM_EL3_TZC_DRAM1_BASE - \
147 ARM_EVENT_LOG_DRAM1_SIZE)
148#endif /* ENABLE_RME */
149#define ARM_EVENT_LOG_DRAM1_END (ARM_EVENT_LOG_DRAM1_BASE + \
150 ARM_EVENT_LOG_DRAM1_SIZE - \
151 1U)
152#else
153#define ARM_EVENT_LOG_DRAM1_SIZE UL(0)
154#endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */
155
Zelalem Awekec43c5632021-07-12 23:41:05 -0500156#if ENABLE_RME
157#define ARM_L1_GPT_ADDR_BASE (ARM_DRAM1_BASE + \
158 ARM_DRAM1_SIZE - \
159 ARM_L1_GPT_SIZE)
160#define ARM_L1_GPT_END (ARM_L1_GPT_ADDR_BASE + \
161 ARM_L1_GPT_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000162
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000163#define ARM_REALM_BASE (ARM_EL3_RMM_SHARED_BASE - \
164 ARM_REALM_SIZE)
165
Zelalem Awekec43c5632021-07-12 23:41:05 -0500166#define ARM_REALM_END (ARM_REALM_BASE + ARM_REALM_SIZE - 1U)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000167
168#define ARM_EL3_RMM_SHARED_BASE (ARM_DRAM1_BASE + \
169 ARM_DRAM1_SIZE - \
170 (ARM_SCP_TZC_DRAM1_SIZE + \
171 ARM_L1_GPT_SIZE + \
172 ARM_EL3_RMM_SHARED_SIZE + \
173 ARM_EL3_TZC_DRAM1_SIZE))
174
175#define ARM_EL3_RMM_SHARED_END (ARM_EL3_RMM_SHARED_BASE + \
176 ARM_EL3_RMM_SHARED_SIZE - 1U)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500177#endif /* ENABLE_RME */
178
179#define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - \
180 ARM_EL3_TZC_DRAM1_SIZE)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100181#define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100182 ARM_EL3_TZC_DRAM1_SIZE - 1U)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100183
Dan Handley9df48042015-03-19 18:58:55 +0000184#define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500185 ARM_DRAM1_SIZE - \
186 ARM_TZC_DRAM1_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000187#define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500188 (ARM_SCP_TZC_DRAM1_SIZE + \
189 ARM_EL3_TZC_DRAM1_SIZE + \
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000190 ARM_EL3_RMM_SHARED_SIZE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500191 ARM_REALM_SIZE + \
Manish V Badarkheb65ae4e2022-12-12 10:14:25 +0000192 ARM_L1_GPT_SIZE + \
193 ARM_EVENT_LOG_DRAM1_SIZE))
194
Dan Handley9df48042015-03-19 18:58:55 +0000195#define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500196 ARM_AP_TZC_DRAM1_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000197
Soby Mathew7e4d6652017-05-10 11:50:30 +0100198/* Define the Access permissions for Secure peripherals to NS_DRAM */
Soby Mathew7e4d6652017-05-10 11:50:30 +0100199#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE
Soby Mathew7e4d6652017-05-10 11:50:30 +0100200
Summer Qin9db8f2e2017-04-24 16:49:28 +0100201#ifdef SPD_opteed
202/*
Jens Wiklanderae73b162017-08-24 15:39:09 +0200203 * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
204 * load/authenticate the trusted os extra image. The first 512KB of
205 * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
206 * for OPTEE is paged image which only include the paging part using
207 * virtual memory but without "init" data. OPTEE will copy the "init" data
208 * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
209 * extra image behind the "init" data.
Summer Qin9db8f2e2017-04-24 16:49:28 +0100210 */
Jens Wiklanderae73b162017-08-24 15:39:09 +0200211#define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \
212 ARM_AP_TZC_DRAM1_SIZE - \
213 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100214#define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000)
Summer Qin9db8f2e2017-04-24 16:49:28 +0100215#define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \
216 ARM_OPTEE_PAGEABLE_LOAD_BASE, \
217 ARM_OPTEE_PAGEABLE_LOAD_SIZE, \
218 MT_MEMORY | MT_RW | MT_SECURE)
Soby Mathew874fc9e2017-09-01 13:43:50 +0100219
220/*
221 * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
222 * support is enabled).
223 */
224#define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \
225 BL32_BASE, \
226 BL32_LIMIT - BL32_BASE, \
227 MT_MEMORY | MT_RW | MT_SECURE)
Summer Qin9db8f2e2017-04-24 16:49:28 +0100228#endif /* SPD_opteed */
Dan Handley9df48042015-03-19 18:58:55 +0000229
230#define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE
231#define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \
232 ARM_TZC_DRAM1_SIZE)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000233
Dan Handley9df48042015-03-19 18:58:55 +0000234#define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100235 ARM_NS_DRAM1_SIZE - 1U)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600236#ifdef PLAT_ARM_DRAM1_BASE
laurenw-arm7c7b1982020-10-21 13:34:40 -0500237#define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE
238#else
Sandrine Bailleux6c32fc72018-10-31 14:28:17 +0100239#define ARM_DRAM1_BASE ULL(0x80000000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600240#endif /* PLAT_ARM_DRAM1_BASE */
laurenw-arm7c7b1982020-10-21 13:34:40 -0500241
Sandrine Bailleux6c32fc72018-10-31 14:28:17 +0100242#define ARM_DRAM1_SIZE ULL(0x80000000)
Dan Handley9df48042015-03-19 18:58:55 +0000243#define ARM_DRAM1_END (ARM_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100244 ARM_DRAM1_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000245
Sami Mujawara43ae7c2019-05-09 13:35:02 +0100246#define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE
Dan Handley9df48042015-03-19 18:58:55 +0000247#define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE
248#define ARM_DRAM2_END (ARM_DRAM2_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100249 ARM_DRAM2_SIZE - 1U)
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000250/* Number of DRAM banks */
AlexeiFedorov334d2352022-12-29 15:57:40 +0000251#define ARM_DRAM_NUM_BANKS 2UL
Dan Handley9df48042015-03-19 18:58:55 +0000252
253#define ARM_IRQ_SEC_PHY_TIMER 29
254
255#define ARM_IRQ_SEC_SGI_0 8
256#define ARM_IRQ_SEC_SGI_1 9
257#define ARM_IRQ_SEC_SGI_2 10
258#define ARM_IRQ_SEC_SGI_3 11
259#define ARM_IRQ_SEC_SGI_4 12
260#define ARM_IRQ_SEC_SGI_5 13
261#define ARM_IRQ_SEC_SGI_6 14
262#define ARM_IRQ_SEC_SGI_7 15
263
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000264/*
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100265 * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
266 * terminology. On a GICv2 system or mode, the lists will be merged and treated
267 * as Group 0 interrupts.
268 */
269#define ARM_G1S_IRQ_PROPS(grp) \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100270 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100271 GIC_INTR_CFG_LEVEL), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100272 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100273 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100274 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100275 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100276 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100277 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100278 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100279 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100280 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100281 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100282 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100283 GIC_INTR_CFG_EDGE)
284
285#define ARM_G0_IRQ_PROPS(grp) \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100286 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100287 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100288 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100289 GIC_INTR_CFG_EDGE)
290
johpow019d134022021-06-16 17:57:28 -0500291#define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \
292 ARM_SHARED_RAM_BASE, \
293 ARM_SHARED_RAM_SIZE, \
294 MT_DEVICE | MT_RW | EL3_PAS)
Dan Handley9df48042015-03-19 18:58:55 +0000295
johpow019d134022021-06-16 17:57:28 -0500296#define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \
297 ARM_NS_DRAM1_BASE, \
298 ARM_NS_DRAM1_SIZE, \
299 MT_MEMORY | MT_RW | MT_NS)
Dan Handley9df48042015-03-19 18:58:55 +0000300
johpow019d134022021-06-16 17:57:28 -0500301#define ARM_MAP_DRAM2 MAP_REGION_FLAT( \
302 ARM_DRAM2_BASE, \
303 ARM_DRAM2_SIZE, \
304 MT_MEMORY | MT_RW | MT_NS)
Roberto Vargasf8fda102017-08-08 11:27:20 +0100305
johpow019d134022021-06-16 17:57:28 -0500306#define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \
307 TSP_SEC_MEM_BASE, \
308 TSP_SEC_MEM_SIZE, \
309 MT_MEMORY | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +0000310
David Wang0ba499f2016-03-07 11:02:57 +0800311#if ARM_BL31_IN_DRAM
johpow019d134022021-06-16 17:57:28 -0500312#define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \
313 BL31_BASE, \
314 PLAT_ARM_MAX_BL31_SIZE, \
315 MT_MEMORY | MT_RW | MT_SECURE)
David Wang0ba499f2016-03-07 11:02:57 +0800316#endif
Dan Handley9df48042015-03-19 18:58:55 +0000317
johpow019d134022021-06-16 17:57:28 -0500318#define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \
319 ARM_EL3_TZC_DRAM1_BASE, \
320 ARM_EL3_TZC_DRAM1_SIZE, \
321 MT_MEMORY | MT_RW | EL3_PAS)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100322
johpow019d134022021-06-16 17:57:28 -0500323#define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \
324 PLAT_ARM_TRUSTED_DRAM_BASE, \
325 PLAT_ARM_TRUSTED_DRAM_SIZE, \
326 MT_MEMORY | MT_RW | MT_SECURE)
Manish V Badarkheb65ae4e2022-12-12 10:14:25 +0000327
328# if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
329MEASURED_BOOT
330#define ARM_MAP_EVENT_LOG_DRAM1 \
331 MAP_REGION_FLAT( \
332 ARM_EVENT_LOG_DRAM1_BASE, \
333 ARM_EVENT_LOG_DRAM1_SIZE, \
334 MT_MEMORY | MT_RW | MT_SECURE)
335#endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */
Achin Guptae97351d2019-10-11 15:15:19 +0100336
Zelalem Awekec43c5632021-07-12 23:41:05 -0500337#if ENABLE_RME
Soby Mathew0338e9e2022-07-06 16:01:40 +0100338/*
339 * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block.
340 * Else we end up requiring more pagetables in BL2 for ROMLIB build.
341 */
johpow019d134022021-06-16 17:57:28 -0500342#define ARM_MAP_RMM_DRAM MAP_REGION_FLAT( \
343 PLAT_ARM_RMM_BASE, \
Soby Mathew0338e9e2022-07-06 16:01:40 +0100344 (PLAT_ARM_RMM_SIZE + \
345 ARM_EL3_RMM_SHARED_SIZE), \
johpow019d134022021-06-16 17:57:28 -0500346 MT_MEMORY | MT_RW | MT_REALM)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500347
348
johpow019d134022021-06-16 17:57:28 -0500349#define ARM_MAP_GPT_L1_DRAM MAP_REGION_FLAT( \
350 ARM_L1_GPT_ADDR_BASE, \
351 ARM_L1_GPT_SIZE, \
352 MT_MEMORY | MT_RW | EL3_PAS)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500353
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000354#define ARM_MAP_EL3_RMM_SHARED_MEM \
355 MAP_REGION_FLAT( \
356 ARM_EL3_RMM_SHARED_BASE, \
357 ARM_EL3_RMM_SHARED_SIZE, \
358 MT_MEMORY | MT_RW | MT_REALM)
359
Zelalem Awekec43c5632021-07-12 23:41:05 -0500360#endif /* ENABLE_RME */
Achin Guptae97351d2019-10-11 15:15:19 +0100361
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100362/*
John Tsichritzisc34341a2018-07-30 13:41:52 +0100363 * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
364 * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
365 * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
366 * to be able to access the heap.
367 */
368#define ARM_MAP_BL1_RW MAP_REGION_FLAT( \
369 BL1_RW_BASE, \
370 BL1_RW_LIMIT - BL1_RW_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500371 MT_MEMORY | MT_RW | EL3_PAS)
John Tsichritzisc34341a2018-07-30 13:41:52 +0100372
373/*
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100374 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
375 * otherwise one region is defined containing both.
376 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100377#if SEPARATE_CODE_AND_RODATA
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100378#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100379 BL_CODE_BASE, \
380 BL_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500381 MT_CODE | EL3_PAS), \
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100382 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100383 BL_RO_DATA_BASE, \
384 BL_RO_DATA_END \
385 - BL_RO_DATA_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500386 MT_RO_DATA | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100387#else
388#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
389 BL_CODE_BASE, \
390 BL_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500391 MT_CODE | EL3_PAS)
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100392#endif
393#if USE_COHERENT_MEM
394#define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \
395 BL_COHERENT_RAM_BASE, \
396 BL_COHERENT_RAM_END \
397 - BL_COHERENT_RAM_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500398 MT_DEVICE | MT_RW | EL3_PAS)
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100399#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100400#if USE_ROMLIB
401#define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \
402 ROMLIB_RO_BASE, \
403 ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\
Zelalem Aweke65e92632021-07-12 22:33:55 -0500404 MT_CODE | EL3_PAS)
Roberto Vargase3adc372018-05-23 09:27:06 +0100405
406#define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \
407 ROMLIB_RW_BASE, \
408 ROMLIB_RW_END - ROMLIB_RW_BASE,\
Zelalem Aweke65e92632021-07-12 22:33:55 -0500409 MT_MEMORY | MT_RW | EL3_PAS)
Roberto Vargase3adc372018-05-23 09:27:06 +0100410#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100411
Dan Handley9df48042015-03-19 18:58:55 +0000412/*
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100413 * Map mem_protect flash region with read and write permissions
414 */
415#define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \
416 V2M_FLASH_BLOCK_SIZE, \
417 MT_DEVICE | MT_RW | MT_SECURE)
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100418/*
419 * Map the region for device tree configuration with read and write permissions
420 */
421#define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \
422 (ARM_FW_CONFIGS_LIMIT \
423 - ARM_BL_RAM_BASE), \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500424 MT_MEMORY | MT_RW | EL3_PAS)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500425/*
426 * Map L0_GPT with read and write permissions
427 */
428#if ENABLE_RME
429#define ARM_MAP_L0_GPT_REGION MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE, \
430 ARM_L0_GPT_SIZE, \
431 MT_MEMORY | MT_RW | MT_ROOT)
432#endif
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100433
434/*
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100435 * The max number of regions like RO(code), coherent and data required by
Dan Handley9df48042015-03-19 18:58:55 +0000436 * different BL stages which need to be mapped in the MMU.
437 */
Manish V Badarkhefc0b8532022-02-22 14:45:43 +0000438#define ARM_BL_REGIONS 7
Dan Handley9df48042015-03-19 18:58:55 +0000439
440#define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \
441 ARM_BL_REGIONS)
442
443/* Memory mapped Generic timer interfaces */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600444#ifdef PLAT_ARM_SYS_CNTCTL_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600445#define ARM_SYS_CNTCTL_BASE PLAT_ARM_SYS_CNTCTL_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600446#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100447#define ARM_SYS_CNTCTL_BASE UL(0x2a430000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600448#endif
449
450#ifdef PLAT_ARM_SYS_CNTREAD_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600451#define ARM_SYS_CNTREAD_BASE PLAT_ARM_SYS_CNTREAD_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600452#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100453#define ARM_SYS_CNTREAD_BASE UL(0x2a800000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600454#endif
455
456#ifdef PLAT_ARM_SYS_TIMCTL_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600457#define ARM_SYS_TIMCTL_BASE PLAT_ARM_SYS_TIMCTL_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600458#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100459#define ARM_SYS_TIMCTL_BASE UL(0x2a810000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600460#endif
461
462#ifdef PLAT_ARM_SYS_CNT_BASE_S
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600463#define ARM_SYS_CNT_BASE_S PLAT_ARM_SYS_CNT_BASE_S
Gary Morrison3d7f6542021-01-27 13:08:47 -0600464#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100465#define ARM_SYS_CNT_BASE_S UL(0x2a820000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600466#endif
467
468#ifdef PLAT_ARM_SYS_CNT_BASE_NS
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600469#define ARM_SYS_CNT_BASE_NS PLAT_ARM_SYS_CNT_BASE_NS
Gary Morrison3d7f6542021-01-27 13:08:47 -0600470#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100471#define ARM_SYS_CNT_BASE_NS UL(0x2a830000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600472#endif
Dan Handley9df48042015-03-19 18:58:55 +0000473
474#define ARM_CONSOLE_BAUDRATE 115200
475
Juan Castillob6132f12015-10-06 14:01:35 +0100476/* Trusted Watchdog constants */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600477#ifdef PLAT_ARM_SP805_TWDG_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600478#define ARM_SP805_TWDG_BASE PLAT_ARM_SP805_TWDG_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600479#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100480#define ARM_SP805_TWDG_BASE UL(0x2a490000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600481#endif
Juan Castillob6132f12015-10-06 14:01:35 +0100482#define ARM_SP805_TWDG_CLK_HZ 32768
483/* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
484 * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
485#define ARM_TWDG_TIMEOUT_SEC 128
486#define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \
487 ARM_TWDG_TIMEOUT_SEC)
488
Dan Handley9df48042015-03-19 18:58:55 +0000489/******************************************************************************
490 * Required platform porting definitions common to all ARM standard platforms
491 *****************************************************************************/
492
Roberto Vargasf8fda102017-08-08 11:27:20 +0100493/*
Soby Mathewfec4eb72015-07-01 16:16:20 +0100494 * This macro defines the deepest retention state possible. A higher state
495 * id will represent an invalid or a power down state.
496 */
497#define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET
498
499/*
500 * This macro defines the deepest power down states possible. Any state ID
501 * higher than this is invalid.
502 */
503#define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF
504
Dan Handley9df48042015-03-19 18:58:55 +0000505/*
506 * Some data must be aligned on the biggest cache line size in the platform.
507 * This is known only to the platform as it might have a combination of
508 * integrated and external caches.
509 */
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100510#define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT)
Dan Handley9df48042015-03-19 18:58:55 +0000511
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000512/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100513 * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000514 * and limit. Leave enough space of BL2 meminfo.
515 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100516#define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t))
Manish V Badarkhe0bafa822020-06-29 11:14:07 +0100517#define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \
518 + (PAGE_SIZE / 2U))
Sathees Balya90950092018-11-15 14:22:30 +0000519
520/*
521 * Boot parameters passed from BL2 to BL31/BL32 are stored here
522 */
Manish V Badarkhe0bafa822020-06-29 11:14:07 +0100523#define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT)
524#define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \
525 + (PAGE_SIZE / 2U))
Sathees Balya90950092018-11-15 14:22:30 +0000526
527/*
528 * Define limit of firmware configuration memory:
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100529 * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
Sathees Balya90950092018-11-15 14:22:30 +0000530 */
Manish V Badarkhebd305062023-06-27 11:29:34 +0100531#define ARM_FW_CONFIGS_SIZE (PAGE_SIZE * 2)
532#define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + ARM_FW_CONFIGS_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000533
Zelalem Awekec43c5632021-07-12 23:41:05 -0500534#if ENABLE_RME
535/*
536 * Store the L0 GPT on Trusted SRAM next to firmware
537 * configuration memory, 4KB aligned.
538 */
539#define ARM_L0_GPT_SIZE (PAGE_SIZE)
540#define ARM_L0_GPT_ADDR_BASE (ARM_FW_CONFIGS_LIMIT)
541#define ARM_L0_GPT_LIMIT (ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE)
542#else
543#define ARM_L0_GPT_SIZE U(0)
544#endif
545
Dan Handley9df48042015-03-19 18:58:55 +0000546/*******************************************************************************
547 * BL1 specific defines.
548 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
549 * addresses.
550 ******************************************************************************/
551#define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600552#ifdef PLAT_BL1_RO_LIMIT
553#define BL1_RO_LIMIT PLAT_BL1_RO_LIMIT
554#else
Dan Handley9df48042015-03-19 18:58:55 +0000555#define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \
Roberto Vargase3adc372018-05-23 09:27:06 +0100556 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
557 PLAT_ARM_MAX_ROMLIB_RO_SIZE))
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600558#endif
559
Dan Handley9df48042015-03-19 18:58:55 +0000560/*
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000561 * Put BL1 RW at the top of the Trusted SRAM.
Dan Handley9df48042015-03-19 18:58:55 +0000562 */
Dan Handley9df48042015-03-19 18:58:55 +0000563#define BL1_RW_BASE (ARM_BL_RAM_BASE + \
564 ARM_BL_RAM_SIZE - \
Roberto Vargase3adc372018-05-23 09:27:06 +0100565 (PLAT_ARM_MAX_BL1_RW_SIZE +\
566 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
567#define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \
568 (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
569
570#define ROMLIB_RO_BASE BL1_RO_LIMIT
571#define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
572
573#define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
574#define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000575
576/*******************************************************************************
577 * BL2 specific defines.
578 ******************************************************************************/
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600579#if RESET_TO_BL2
Manish V Badarkhe103569f2022-06-13 18:23:01 +0100580#if ENABLE_PIE
581/*
582 * As the BL31 image size appears to be increased when built with the ENABLE_PIE
583 * option, set BL2 base address to have enough space for BL31 in Trusted SRAM.
584 */
Olivier Deprezd66c3ad2023-09-04 14:24:07 +0200585#define BL2_OFFSET (0x5000)
Manish V Badarkhe103569f2022-06-13 18:23:01 +0100586#else
Dimitris Papastamos25836492018-06-11 11:07:58 +0100587/* Put BL2 towards the middle of the Trusted SRAM */
Olivier Deprezd66c3ad2023-09-04 14:24:07 +0200588#define BL2_OFFSET (0x2000)
Manish V Badarkhe103569f2022-06-13 18:23:01 +0100589#endif /* ENABLE_PIE */
Olivier Deprezd66c3ad2023-09-04 14:24:07 +0200590
591#define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \
592 (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
593 BL2_OFFSET)
Roberto Vargas52207802017-11-17 13:22:18 +0000594#define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
595
David Wang0ba499f2016-03-07 11:02:57 +0800596#else
Dan Handley9df48042015-03-19 18:58:55 +0000597/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100598 * Put BL2 just below BL1.
Dan Handley9df48042015-03-19 18:58:55 +0000599 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100600#define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
601#define BL2_LIMIT BL1_RW_BASE
David Wang0ba499f2016-03-07 11:02:57 +0800602#endif
Dan Handley9df48042015-03-19 18:58:55 +0000603
604/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000605 * BL31 specific defines.
Dan Handley9df48042015-03-19 18:58:55 +0000606 ******************************************************************************/
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600607#if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
David Wang0ba499f2016-03-07 11:02:57 +0800608/*
609 * Put BL31 at the bottom of TZC secured DRAM
610 */
611#define BL31_BASE ARM_AP_TZC_DRAM1_BASE
612#define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
613 PLAT_ARM_MAX_BL31_SIZE)
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600614/*
615 * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
616 * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
617 */
618#if SEPARATE_NOBITS_REGION
619#define BL31_NOBITS_BASE BL2_BASE
620#define BL31_NOBITS_LIMIT BL2_LIMIT
621#endif /* SEPARATE_NOBITS_REGION */
Qixiang Xua5f72812017-08-31 11:45:32 +0800622#elif (RESET_TO_BL31)
Manish Pandey2207e932019-11-06 13:17:46 +0000623/* Ensure Position Independent support (PIE) is enabled for this config.*/
624# if !ENABLE_PIE
625# error "BL31 must be a PIE if RESET_TO_BL31=1."
626#endif
Qixiang Xua5f72812017-08-31 11:45:32 +0800627/*
Soby Mathew68e69282018-12-12 14:13:52 +0000628 * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
Soby Mathewc5e17452019-01-07 14:07:58 +0000629 * used for building BL31 and not used for loading BL31.
Qixiang Xua5f72812017-08-31 11:45:32 +0800630 */
Soby Mathewc5e17452019-01-07 14:07:58 +0000631# define BL31_BASE 0x0
632# define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE
David Wang0ba499f2016-03-07 11:02:57 +0800633#else
Soby Mathewaf14b462018-06-01 16:53:38 +0100634/* Put BL31 below BL2 in the Trusted SRAM.*/
635#define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
636 - PLAT_ARM_MAX_BL31_SIZE)
637#define BL31_PROGBITS_LIMIT BL2_BASE
Dimitris Papastamos25836492018-06-11 11:07:58 +0100638/*
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600639 * For RESET_TO_BL2 make sure the BL31 can grow up until BL2_BASE.
640 * This is because in the RESET_TO_BL2 configuration,
641 * BL2 is always resident.
Dimitris Papastamos25836492018-06-11 11:07:58 +0100642 */
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600643#if RESET_TO_BL2
Dimitris Papastamos25836492018-06-11 11:07:58 +0100644#define BL31_LIMIT BL2_BASE
645#else
Dan Handley9df48042015-03-19 18:58:55 +0000646#define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
David Wang0ba499f2016-03-07 11:02:57 +0800647#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -0500648#endif
649
650/******************************************************************************
651 * RMM specific defines
652 *****************************************************************************/
653#if ENABLE_RME
654#define RMM_BASE (ARM_REALM_BASE)
655#define RMM_LIMIT (RMM_BASE + ARM_REALM_SIZE)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000656#define RMM_SHARED_BASE (ARM_EL3_RMM_SHARED_BASE)
657#define RMM_SHARED_SIZE (ARM_EL3_RMM_SHARED_SIZE)
Dimitris Papastamos25836492018-06-11 11:07:58 +0100658#endif
Dan Handley9df48042015-03-19 18:58:55 +0000659
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700660#if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
Dan Handley9df48042015-03-19 18:58:55 +0000661/*******************************************************************************
Soby Mathewbf169232017-11-14 14:10:10 +0000662 * BL32 specific defines for EL3 runtime in AArch32 mode
663 ******************************************************************************/
664# if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
Manish Pandey928da862021-06-10 15:22:48 +0100665/* Ensure Position Independent support (PIE) is enabled for this config.*/
666# if !ENABLE_PIE
667# error "BL32 must be a PIE if RESET_TO_SP_MIN=1."
668#endif
Soby Mathewaf14b462018-06-01 16:53:38 +0100669/*
Manish Pandey928da862021-06-10 15:22:48 +0100670 * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely
671 * used for building BL32 and not used for loading BL32.
Soby Mathewaf14b462018-06-01 16:53:38 +0100672 */
Manish Pandey928da862021-06-10 15:22:48 +0100673# define BL32_BASE 0x0
674# define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE
Soby Mathewbf169232017-11-14 14:10:10 +0000675# else
Soby Mathewaf14b462018-06-01 16:53:38 +0100676/* Put BL32 below BL2 in the Trusted SRAM.*/
677# define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
678 - PLAT_ARM_MAX_BL32_SIZE)
679# define BL32_PROGBITS_LIMIT BL2_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000680# define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
681# endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
682
683#else
684/*******************************************************************************
685 * BL32 specific defines for EL3 runtime in AArch64 mode
Dan Handley9df48042015-03-19 18:58:55 +0000686 ******************************************************************************/
687/*
688 * On ARM standard platforms, the TSP can execute from Trusted SRAM,
689 * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
690 * controller.
691 */
Marc Bonnicif5867002021-12-20 10:53:52 +0000692# if SPM_MM || SPMC_AT_EL3
Soby Mathewbf169232017-11-14 14:10:10 +0000693# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
694# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
695# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
696# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000697 ARM_AP_TZC_DRAM1_SIZE)
Achin Guptae97351d2019-10-11 15:15:19 +0100698# elif defined(SPD_spmd)
699# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
700# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
Arunachalam Ganapathy40618cf2020-07-27 13:51:30 +0100701# define BL32_BASE PLAT_ARM_SPMC_BASE
702# define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \
703 PLAT_ARM_SPMC_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000704# elif ARM_BL31_IN_DRAM
705# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800706 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000707# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \
David Wang0ba499f2016-03-07 11:02:57 +0800708 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000709# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800710 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000711# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800712 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000713# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
714# define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE
715# define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE
Soby Mathewaf14b462018-06-01 16:53:38 +0100716# define TSP_PROGBITS_LIMIT BL31_BASE
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100717# define BL32_BASE ARM_FW_CONFIGS_LIMIT
Soby Mathewbf169232017-11-14 14:10:10 +0000718# define BL32_LIMIT BL31_BASE
719# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
720# define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE
721# define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE
722# define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE
723# define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \
Manish V Badarkhe5a4f9b82023-04-30 09:25:15 +0100724 + SZ_4M)
Soby Mathewbf169232017-11-14 14:10:10 +0000725# elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
726# define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE
727# define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE
728# define BL32_BASE ARM_AP_TZC_DRAM1_BASE
729# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Dan Handley9df48042015-03-19 18:58:55 +0000730 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000731# else
732# error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
733# endif
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700734#endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
Dan Handley9df48042015-03-19 18:58:55 +0000735
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000736/*
737 * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
Marc Bonnicif5867002021-12-20 10:53:52 +0000738 * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be
739 * used as BL32.
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000740 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700741#if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
Marc Bonnicif5867002021-12-20 10:53:52 +0000742# if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000743# undef BL32_BASE
Marc Bonnicif5867002021-12-20 10:53:52 +0000744# endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700745#endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100746
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100747/*******************************************************************************
748 * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
749 ******************************************************************************/
750#define BL2U_BASE BL2_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000751#define BL2U_LIMIT BL2_LIMIT
752
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100753#define NS_BL2U_BASE ARM_NS_DRAM1_BASE
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000754#define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000))
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100755
Dan Handley9df48042015-03-19 18:58:55 +0000756/*
757 * ID of the secure physical generic timer interrupt used by the TSP.
758 */
759#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
760
761
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100762/*
763 * One cache line needed for bakery locks on ARM platforms
764 */
765#define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
766
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100767/* Priority levels for ARM platforms */
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100768#if ENABLE_FEAT_RAS && FFH_SUPPORT
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000769#define PLAT_RAS_PRI 0x10
Omkar Anand Kulkarni014ae052023-06-22 19:35:59 +0530770#endif
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100771#define PLAT_SDEI_CRITICAL_PRI 0x60
772#define PLAT_SDEI_NORMAL_PRI 0x70
773
Omkar Anand Kulkarnibc204322023-07-21 14:29:49 +0530774/* CPU Fault Handling Interrupt(FHI) PPI interrupt ID */
775#define PLAT_CORE_FAULT_IRQ 17
776
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100777/* ARM platforms use 3 upper bits of secure interrupt priority */
Sandeep Tripathy1c478392020-08-12 18:42:13 +0530778#define PLAT_PRI_BITS 3
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100779
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100780/* SGI used for SDEI signalling */
781#define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0
782
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100783#if SDEI_IN_FCONF
784/* ARM SDEI dynamic private event max count */
785#define ARM_SDEI_DP_EVENT_MAX_CNT 3
786
787/* ARM SDEI dynamic shared event max count */
788#define ARM_SDEI_DS_EVENT_MAX_CNT 3
789#else
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100790/* ARM SDEI dynamic private event numbers */
791#define ARM_SDEI_DP_EVENT_0 1000
792#define ARM_SDEI_DP_EVENT_1 1001
793#define ARM_SDEI_DP_EVENT_2 1002
794
795/* ARM SDEI dynamic shared event numbers */
796#define ARM_SDEI_DS_EVENT_0 2000
797#define ARM_SDEI_DS_EVENT_1 2001
798#define ARM_SDEI_DS_EVENT_2 2002
799
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000800#define ARM_SDEI_PRIVATE_EVENTS \
801 SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
802 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
803 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
804 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
805
806#define ARM_SDEI_SHARED_EVENTS \
807 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
808 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
809 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100810#endif /* SDEI_IN_FCONF */
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000811
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100812#endif /* ARM_DEF_H */