blob: 0314a8511ed1be9cfffe00404d38ca9a84fd1ad2 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stdbool.h>
9#include <string.h>
10
11#include <platform_def.h>
12
Achin Gupta27b895e2014-05-04 18:38:28 +010013#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000014#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010015#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/interrupt_mgmt.h>
17#include <common/bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010018#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/el3_runtime/pubsub_events.h>
21#include <lib/extensions/amu.h>
22#include <lib/extensions/mpam.h>
23#include <lib/extensions/spe.h>
24#include <lib/extensions/sve.h>
25#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000026
Achin Gupta7aea9082014-02-01 07:51:28 +000027
28/*******************************************************************************
29 * Context management library initialisation routine. This library is used by
30 * runtime services to share pointers to 'cpu_context' structures for the secure
31 * and non-secure states. Management of the structures and their associated
32 * memory is not done by the context management library e.g. the PSCI service
33 * manages the cpu context used for entry from and exit to the non-secure state.
34 * The Secure payload dispatcher service manages the context(s) corresponding to
35 * the secure state. It also uses this library to get access to the non-secure
36 * state cpu context pointers.
37 * Lastly, this library provides the api to make SP_EL3 point to the cpu context
38 * which will used for programming an entry into a lower EL. The same context
39 * will used to save state upon exception entry from that EL.
40 ******************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +010041void __init cm_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000042{
43 /*
44 * The context management library has only global data to intialize, but
45 * that will be done when the BSS is zeroed out
46 */
47}
48
49/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +010050 * The following function initializes the cpu_context 'ctx' for
Andrew Thoelke4e126072014-06-04 21:10:52 +010051 * first use, and sets the initial entrypoint state as specified by the
52 * entry_point_info structure.
53 *
54 * The security state to initialize is determined by the SECURE attribute
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +010055 * of the entry_point_info.
Andrew Thoelke4e126072014-06-04 21:10:52 +010056 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +000057 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +010058 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +010059 *
60 * To prepare the register state for entry call cm_prepare_el3_exit() and
61 * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
62 * cm_e1_sysreg_context_restore().
63 ******************************************************************************/
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +010064void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +010065{
Soby Mathewb0082d22015-04-09 13:40:55 +010066 unsigned int security_state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +000067 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +010068 el3_state_t *state;
69 gp_regs_t *gp_regs;
Deepika Bhavnanib0f26022019-09-03 21:08:51 +030070 u_register_t sctlr_elx, actlr_elx;
Andrew Thoelke4e126072014-06-04 21:10:52 +010071
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000072 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +010073
Soby Mathewb0082d22015-04-09 13:40:55 +010074 security_state = GET_SECURITY_STATE(ep->h.attr);
75
Andrew Thoelke4e126072014-06-04 21:10:52 +010076 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +000077 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +010078
79 /*
David Cunadofee86532017-04-13 22:38:29 +010080 * SCR_EL3 was initialised during reset sequence in macro
81 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
82 * affect the next EL.
83 *
84 * The following fields are initially set to zero and then updated to
85 * the required value depending on the state of the SPSR_EL3 and the
86 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +010087 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +000088 scr_el3 = read_scr();
Andrew Thoelke4e126072014-06-04 21:10:52 +010089 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
90 SCR_ST_BIT | SCR_HCE_BIT);
David Cunadofee86532017-04-13 22:38:29 +010091 /*
92 * SCR_NS: Set the security state of the next EL.
93 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010094 if (security_state != SECURE)
95 scr_el3 |= SCR_NS_BIT;
David Cunadofee86532017-04-13 22:38:29 +010096 /*
97 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
98 * Exception level as specified by SPSR.
99 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100100 if (GET_RW(ep->spsr) == MODE_RW_64)
101 scr_el3 |= SCR_RW_BIT;
David Cunadofee86532017-04-13 22:38:29 +0100102 /*
103 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
104 * Secure timer registers to EL3, from AArch64 state only, if specified
105 * by the entrypoint attributes.
106 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000107 if (EP_GET_ST(ep->h.attr) != 0U)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100108 scr_el3 |= SCR_ST_BIT;
109
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700110#if !HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100111 /*
112 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
113 * to EL3 when executing at a lower EL. When executing at EL3, External
114 * Aborts are taken to EL3.
115 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100116 scr_el3 &= ~SCR_EA_BIT;
117#endif
118
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000119#if FAULT_INJECTION_SUPPORT
120 /* Enable fault injection from lower ELs */
121 scr_el3 |= SCR_FIEN_BIT;
122#endif
123
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000124#if !CTX_INCLUDE_PAUTH_REGS
125 /*
126 * If the pointer authentication registers aren't saved during world
127 * switches the value of the registers can be leaked from the Secure to
128 * the Non-secure world. To prevent this, rather than enabling pointer
129 * authentication everywhere, we only enable it in the Non-secure world.
130 *
131 * If the Secure world wants to use pointer authentication,
132 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
133 */
134 if (security_state == NON_SECURE)
135 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
136#endif /* !CTX_INCLUDE_PAUTH_REGS */
137
Soby Mathew830f0ad2019-07-12 09:23:38 +0100138 /*
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100139 * Enable MTE support. Support is enabled unilaterally for the normal
140 * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is
141 * set.
Soby Mathew830f0ad2019-07-12 09:23:38 +0100142 */
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100143#if CTX_INCLUDE_MTE_REGS
Justin Chadwell05e030e2019-09-20 09:13:14 +0100144 assert(get_armv8_5_mte_support() == MTE_IMPLEMENTED_ELX);
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100145 scr_el3 |= SCR_ATA_BIT;
146#else
Justin Chadwell05e030e2019-09-20 09:13:14 +0100147 unsigned int mte = get_armv8_5_mte_support();
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100148 if (mte == MTE_IMPLEMENTED_EL0) {
149 /*
150 * Can enable MTE across both worlds as no MTE registers are
151 * used
152 */
153 scr_el3 |= SCR_ATA_BIT;
154 } else if (mte == MTE_IMPLEMENTED_ELX && security_state == NON_SECURE) {
155 /*
156 * Can only enable MTE in Non-Secure world without register
157 * saving
158 */
159 scr_el3 |= SCR_ATA_BIT;
Soby Mathew830f0ad2019-07-12 09:23:38 +0100160 }
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100161#endif
Soby Mathew830f0ad2019-07-12 09:23:38 +0100162
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900163#ifdef IMAGE_BL31
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100164 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000165 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
David Cunadofee86532017-04-13 22:38:29 +0100166 * indicated by the interrupt routing model for BL31.
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100167 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100168 scr_el3 |= get_scr_el3_from_routing_model(security_state);
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100169#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100170
171 /*
David Cunadofee86532017-04-13 22:38:29 +0100172 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
173 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
174 * next mode is Hyp.
175 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000176 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
177 || ((GET_RW(ep->spsr) != MODE_RW_64)
178 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100179 scr_el3 |= SCR_HCE_BIT;
180 }
181
Achin Gupta023c1552019-10-11 14:44:05 +0100182 /* Enable S-EL2 if the next EL is EL2 and security state is secure */
Artsem Artsemenkaa5334472019-11-26 16:40:31 +0000183 if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) {
184 if (GET_RW(ep->spsr) != MODE_RW_64) {
185 ERROR("S-EL2 can not be used in AArch32.");
186 panic();
187 }
188
Achin Gupta023c1552019-10-11 14:44:05 +0100189 scr_el3 |= SCR_EEL2_BIT;
Artsem Artsemenkaa5334472019-11-26 16:40:31 +0000190 }
Achin Gupta023c1552019-10-11 14:44:05 +0100191
David Cunadofee86532017-04-13 22:38:29 +0100192 /*
193 * Initialise SCTLR_EL1 to the reset value corresponding to the target
194 * execution state setting all fields rather than relying of the hw.
195 * Some fields have architecturally UNKNOWN reset values and these are
196 * set to zero.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100197 *
David Cunadofee86532017-04-13 22:38:29 +0100198 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100199 *
David Cunadofee86532017-04-13 22:38:29 +0100200 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
201 * required by PSCI specification)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100202 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000203 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200204 if (GET_RW(ep->spsr) == MODE_RW_64)
205 sctlr_elx |= SCTLR_EL1_RES1;
Soby Mathewa993c422016-09-29 14:15:57 +0100206 else {
Soby Mathewa993c422016-09-29 14:15:57 +0100207 /*
David Cunadofee86532017-04-13 22:38:29 +0100208 * If the target execution state is AArch32 then the following
209 * fields need to be set.
210 *
211 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
212 * instructions are not trapped to EL1.
213 *
214 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
215 * instructions are not trapped to EL1.
216 *
217 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
218 * CP15DMB, CP15DSB, and CP15ISB instructions.
Soby Mathewa993c422016-09-29 14:15:57 +0100219 */
David Cunadofee86532017-04-13 22:38:29 +0100220 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
221 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
Soby Mathewa993c422016-09-29 14:15:57 +0100222 }
223
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000224#if ERRATA_A75_764081
225 /*
226 * If workaround of errata 764081 for Cortex-A75 is used then set
227 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
228 */
229 sctlr_elx |= SCTLR_IESB_BIT;
230#endif
231
David Cunadofee86532017-04-13 22:38:29 +0100232 /*
233 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000234 * and other EL2 registers are set up by cm_prepare_ns_entry() as they
David Cunadofee86532017-04-13 22:38:29 +0100235 * are not part of the stored cpu_context.
236 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000237 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100238
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700239 /*
240 * Base the context ACTLR_EL1 on the current value, as it is
241 * implementation defined. The context restore process will write
242 * the value from the context to the actual register and can cause
243 * problems for processor cores that don't expect certain bits to
244 * be zero.
245 */
246 actlr_elx = read_actlr_el1();
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000247 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700248
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100249 /*
250 * Populate EL3 state so that we've the right context
251 * before doing ERET
252 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100253 state = get_el3state_ctx(ctx);
254 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
255 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
256 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
257
258 /*
259 * Store the X0-X7 value from the entrypoint into the context
260 * Use memcpy as we are in control of the layout of the structures
261 */
262 gp_regs = get_gpregs_ctx(ctx);
263 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
264}
265
266/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000267 * Enable architecture extensions on first entry to Non-secure world.
268 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
269 * it is zero.
270 ******************************************************************************/
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100271static void enable_extensions_nonsecure(bool el2_unused)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000272{
273#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100274#if ENABLE_SPE_FOR_LOWER_ELS
275 spe_enable(el2_unused);
276#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100277
278#if ENABLE_AMU
279 amu_enable(el2_unused);
280#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100281
282#if ENABLE_SVE_FOR_NS
283 sve_enable(el2_unused);
284#endif
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100285
286#if ENABLE_MPAM_FOR_LOWER_ELS
287 mpam_enable(el2_unused);
288#endif
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000289#endif
290}
291
292/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100293 * The following function initializes the cpu_context for a CPU specified by
294 * its `cpu_idx` for first use, and sets the initial entrypoint state as
295 * specified by the entry_point_info structure.
296 ******************************************************************************/
297void cm_init_context_by_index(unsigned int cpu_idx,
298 const entry_point_info_t *ep)
299{
300 cpu_context_t *ctx;
301 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100302 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100303}
304
305/*******************************************************************************
306 * The following function initializes the cpu_context for the current CPU
307 * for first use, and sets the initial entrypoint state as specified by the
308 * entry_point_info structure.
309 ******************************************************************************/
310void cm_init_my_context(const entry_point_info_t *ep)
311{
312 cpu_context_t *ctx;
313 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100314 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100315}
316
317/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100318 * Prepare the CPU system registers for first entry into secure or normal world
319 *
320 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
321 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
322 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
323 * For all entries, the EL1 registers are initialized from the cpu_context
324 ******************************************************************************/
325void cm_prepare_el3_exit(uint32_t security_state)
326{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000327 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100328 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100329 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000330 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100331
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000332 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100333
334 if (security_state == NON_SECURE) {
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000335 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000336 CTX_SCR_EL3);
337 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100338 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000339 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000340 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800341 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100342 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000343#if ERRATA_A75_764081
344 /*
345 * If workaround of errata 764081 for Cortex-A75 is used
346 * then set SCTLR_EL2.IESB to enable Implicit Error
347 * Synchronization Barrier.
348 */
349 sctlr_elx |= SCTLR_IESB_BIT;
350#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100351 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000352 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100353 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000354
David Cunadofee86532017-04-13 22:38:29 +0100355 /*
356 * EL2 present but unused, need to disable safely.
357 * SCTLR_EL2 can be ignored in this case.
358 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100359 * Set EL2 register width appropriately: Set HCR_EL2
360 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100361 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000362 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100363 hcr_el2 |= HCR_RW_BIT;
364
365 /*
366 * For Armv8.3 pointer authentication feature, disable
367 * traps to EL2 when accessing key registers or using
368 * pointer authentication instructions from lower ELs.
369 */
370 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
371
372 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100373
David Cunadofee86532017-04-13 22:38:29 +0100374 /*
375 * Initialise CPTR_EL2 setting all fields rather than
376 * relying on the hw. All fields have architecturally
377 * UNKNOWN reset values.
378 *
379 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
380 * accesses to the CPACR_EL1 or CPACR from both
381 * Execution states do not trap to EL2.
382 *
383 * CPTR_EL2.TTA: Set to zero so that Non-secure System
384 * register accesses to the trace registers from both
385 * Execution states do not trap to EL2.
386 *
387 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
388 * to SIMD and floating-point functionality from both
389 * Execution states do not trap to EL2.
390 */
391 write_cptr_el2(CPTR_EL2_RESET_VAL &
392 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
393 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100394
David Cunadofee86532017-04-13 22:38:29 +0100395 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000396 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100397 * architecturally UNKNOWN on reset and are set to zero
398 * except for field(s) listed below.
399 *
400 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
401 * Hyp mode of Non-secure EL0 and EL1 accesses to the
402 * physical timer registers.
403 *
404 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
405 * Hyp mode of Non-secure EL0 and EL1 accesses to the
406 * physical counter registers.
407 */
408 write_cnthctl_el2(CNTHCTL_RESET_VAL |
409 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100410
David Cunadofee86532017-04-13 22:38:29 +0100411 /*
412 * Initialise CNTVOFF_EL2 to zero as it resets to an
413 * architecturally UNKNOWN value.
414 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100415 write_cntvoff_el2(0);
416
David Cunadofee86532017-04-13 22:38:29 +0100417 /*
418 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
419 * MPIDR_EL1 respectively.
420 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100421 write_vpidr_el2(read_midr_el1());
422 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000423
424 /*
David Cunadofee86532017-04-13 22:38:29 +0100425 * Initialise VTTBR_EL2. All fields are architecturally
426 * UNKNOWN on reset.
427 *
428 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
429 * 2 address translation is disabled, cache maintenance
430 * operations depend on the VMID.
431 *
432 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
433 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000434 */
David Cunadofee86532017-04-13 22:38:29 +0100435 write_vttbr_el2(VTTBR_RESET_VAL &
436 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
437 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
438
David Cunado5f55e282016-10-31 17:37:34 +0000439 /*
David Cunadofee86532017-04-13 22:38:29 +0100440 * Initialise MDCR_EL2, setting all fields rather than
441 * relying on hw. Some fields are architecturally
442 * UNKNOWN on reset.
443 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100444 * MDCR_EL2.HLP: Set to one so that event counter
445 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
446 * occurs on the increment that changes
447 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
448 * implemented. This bit is RES0 in versions of the
449 * architecture earlier than ARMv8.5, setting it to 1
450 * doesn't have any effect on them.
451 *
452 * MDCR_EL2.TTRF: Set to zero so that access to Trace
453 * Filter Control register TRFCR_EL1 at EL1 is not
454 * trapped to EL2. This bit is RES0 in versions of
455 * the architecture earlier than ARMv8.4.
456 *
457 * MDCR_EL2.HPMD: Set to one so that event counting is
458 * prohibited at EL2. This bit is RES0 in versions of
459 * the architecture earlier than ARMv8.1, setting it
460 * to 1 doesn't have any effect on them.
461 *
462 * MDCR_EL2.TPMS: Set to zero so that accesses to
463 * Statistical Profiling control registers from EL1
464 * do not trap to EL2. This bit is RES0 when SPE is
465 * not implemented.
466 *
David Cunadofee86532017-04-13 22:38:29 +0100467 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
468 * EL1 System register accesses to the Debug ROM
469 * registers are not trapped to EL2.
470 *
471 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
472 * System register accesses to the powerdown debug
473 * registers are not trapped to EL2.
474 *
475 * MDCR_EL2.TDA: Set to zero so that System register
476 * accesses to the debug registers do not trap to EL2.
477 *
478 * MDCR_EL2.TDE: Set to zero so that debug exceptions
479 * are not routed to EL2.
480 *
481 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
482 * Monitors.
483 *
484 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
485 * EL1 accesses to all Performance Monitors registers
486 * are not trapped to EL2.
487 *
488 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
489 * and EL1 accesses to the PMCR_EL0 or PMCR are not
490 * trapped to EL2.
491 *
492 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
493 * architecturally-defined reset value.
David Cunado5f55e282016-10-31 17:37:34 +0000494 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100495 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
496 MDCR_EL2_HPMD) |
497 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
498 >> PMCR_EL0_N_SHIFT)) &
499 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
500 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
501 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
502 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
503 MDCR_EL2_TPMCR_BIT);
dp-armee3457b2017-05-23 09:32:49 +0100504
dp-armee3457b2017-05-23 09:32:49 +0100505 write_mdcr_el2(mdcr_el2);
506
David Cunadoc14b08e2016-11-25 00:21:59 +0000507 /*
David Cunadofee86532017-04-13 22:38:29 +0100508 * Initialise HSTR_EL2. All fields are architecturally
509 * UNKNOWN on reset.
510 *
511 * HSTR_EL2.T<n>: Set all these fields to zero so that
512 * Non-secure EL0 or EL1 accesses to System registers
513 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000514 */
David Cunadofee86532017-04-13 22:38:29 +0100515 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000516 /*
David Cunadofee86532017-04-13 22:38:29 +0100517 * Initialise CNTHP_CTL_EL2. All fields are
518 * architecturally UNKNOWN on reset.
519 *
520 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
521 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000522 */
David Cunadofee86532017-04-13 22:38:29 +0100523 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
524 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100525 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000526 enable_extensions_nonsecure(el2_unused);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100527 }
528
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100529 cm_el1_sysregs_context_restore(security_state);
530 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100531}
532
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000533#if CTX_INCLUDE_EL2_REGS
534/*******************************************************************************
535 * Save EL2 sysreg context
536 ******************************************************************************/
537void cm_el2_sysregs_context_save(uint32_t security_state)
538{
539 u_register_t scr_el3 = read_scr();
540
541 /*
542 * Always save the non-secure EL2 context, only save the
543 * S-EL2 context if S-EL2 is enabled.
544 */
545 if ((security_state == NON_SECURE) ||
546 ((scr_el3 & SCR_EEL2_BIT) != 0U)) {
547 cpu_context_t *ctx;
548
549 ctx = cm_get_context(security_state);
550 assert(ctx != NULL);
551
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000552 el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000553 }
554}
555
556/*******************************************************************************
557 * Restore EL2 sysreg context
558 ******************************************************************************/
559void cm_el2_sysregs_context_restore(uint32_t security_state)
560{
561 u_register_t scr_el3 = read_scr();
562
563 /*
564 * Always restore the non-secure EL2 context, only restore the
565 * S-EL2 context if S-EL2 is enabled.
566 */
567 if ((security_state == NON_SECURE) ||
568 ((scr_el3 & SCR_EEL2_BIT) != 0U)) {
569 cpu_context_t *ctx;
570
571 ctx = cm_get_context(security_state);
572 assert(ctx != NULL);
573
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000574 el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000575 }
576}
577#endif /* CTX_INCLUDE_EL2_REGS */
578
Andrew Thoelke4e126072014-06-04 21:10:52 +0100579/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100580 * The next four functions are used by runtime services to save and restore
581 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000582 * state.
583 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000584void cm_el1_sysregs_context_save(uint32_t security_state)
585{
Dan Handleye2712bc2014-04-10 15:37:22 +0100586 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000587
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100588 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000589 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000590
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000591 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100592
593#if IMAGE_BL31
594 if (security_state == SECURE)
595 PUBLISH_EVENT(cm_exited_secure_world);
596 else
597 PUBLISH_EVENT(cm_exited_normal_world);
598#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000599}
600
601void cm_el1_sysregs_context_restore(uint32_t security_state)
602{
Dan Handleye2712bc2014-04-10 15:37:22 +0100603 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000604
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100605 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000606 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000607
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000608 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100609
610#if IMAGE_BL31
611 if (security_state == SECURE)
612 PUBLISH_EVENT(cm_entering_secure_world);
613 else
614 PUBLISH_EVENT(cm_entering_normal_world);
615#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000616}
617
618/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100619 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
620 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000621 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100622void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000623{
Dan Handleye2712bc2014-04-10 15:37:22 +0100624 cpu_context_t *ctx;
625 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000626
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100627 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000628 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000629
Andrew Thoelke4e126072014-06-04 21:10:52 +0100630 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000631 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000632 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000633}
634
635/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100636 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
637 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +0000638 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +0100639void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100640 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +0000641{
Dan Handleye2712bc2014-04-10 15:37:22 +0100642 cpu_context_t *ctx;
643 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000644
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100645 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000646 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +0000647
648 /* Populate EL3 state so that ERET jumps to the correct entry */
649 state = get_el3state_ctx(ctx);
650 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100651 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +0000652}
653
654/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +0100655 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
656 * pertaining to the given security state using the value and bit position
657 * specified in the parameters. It preserves all other bits.
658 ******************************************************************************/
659void cm_write_scr_el3_bit(uint32_t security_state,
660 uint32_t bit_pos,
661 uint32_t value)
662{
663 cpu_context_t *ctx;
664 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000665 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +0100666
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100667 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000668 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100669
670 /* Ensure that the bit position is a valid one */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000671 assert(((1U << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100672
673 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000674 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100675
676 /*
677 * Get the SCR_EL3 value from the cpu context, clear the desired bit
678 * and set it to its new value.
679 */
680 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000681 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000682 scr_el3 &= ~(1U << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000683 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +0100684 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
685}
686
687/*******************************************************************************
688 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
689 * given security state.
690 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000691u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +0100692{
693 cpu_context_t *ctx;
694 el3_state_t *state;
695
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100696 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000697 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100698
699 /* Populate EL3 state so that ERET jumps to the correct entry */
700 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000701 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +0100702}
703
704/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000705 * This function is used to program the context that's used for exception
706 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
707 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000708 ******************************************************************************/
709void cm_set_next_eret_context(uint32_t security_state)
710{
Dan Handleye2712bc2014-04-10 15:37:22 +0100711 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000712
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100713 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000714 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000715
Andrew Thoelke4e126072014-06-04 21:10:52 +0100716 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000717}