blob: e16e13d2447b3380f0ec41ee38080fff4107648f [file] [log] [blame]
Achin Gupta1fa7eb62015-11-03 14:18:34 +00001/*
Paul Beesley1fbc97b2019-01-11 18:26:51 +00002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta1fa7eb62015-11-03 14:18:34 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta1fa7eb62015-11-03 14:18:34 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
9#include <common/interrupt_props.h>
10#include <drivers/arm/gicv3.h>
11#include <lib/utils.h>
12#include <plat/common/platform.h>
13
Achin Gupta1fa7eb62015-11-03 14:18:34 +000014#include <plat_arm.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000015
16/******************************************************************************
17 * The following functions are defined as weak to allow a platform to override
18 * the way the GICv3 driver is initialised and used.
19 *****************************************************************************/
20#pragma weak plat_arm_gic_driver_init
21#pragma weak plat_arm_gic_init
22#pragma weak plat_arm_gic_cpuif_enable
23#pragma weak plat_arm_gic_cpuif_disable
24#pragma weak plat_arm_gic_pcpu_init
Jeenu Viswambharan78132c92016-12-09 11:12:34 +000025#pragma weak plat_arm_gic_redistif_on
26#pragma weak plat_arm_gic_redistif_off
Achin Gupta1fa7eb62015-11-03 14:18:34 +000027
28/* The GICv3 driver only needs to be initialized in EL3 */
Soby Mathewcf022c52016-01-13 17:06:00 +000029static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
Achin Gupta1fa7eb62015-11-03 14:18:34 +000030
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010031static const interrupt_prop_t arm_interrupt_props[] = {
32 PLAT_ARM_G1S_IRQ_PROPS(INTR_GROUP1S),
33 PLAT_ARM_G0_IRQ_PROPS(INTR_GROUP0)
Achin Gupta1fa7eb62015-11-03 14:18:34 +000034};
35
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000036/*
Soby Mathew9ca28062017-10-11 16:08:58 +010037 * We save and restore the GICv3 context on system suspend. Allocate the
Soby Mathew12cdcd22018-10-12 16:26:20 +010038 * data in the designated EL3 Secure carve-out memory. The `volatile`
39 * is used to prevent the compiler from removing the gicv3 contexts even
40 * though the DEFINE_LOAD_SYM_ADDR creates a dummy reference to it.
Soby Mathew9ca28062017-10-11 16:08:58 +010041 */
Soby Mathew12cdcd22018-10-12 16:26:20 +010042static volatile gicv3_redist_ctx_t rdist_ctx __section("arm_el3_tzc_dram");
43static volatile gicv3_dist_ctx_t dist_ctx __section("arm_el3_tzc_dram");
44
45/* Define accessor function to get reference to the GICv3 context */
46DEFINE_LOAD_SYM_ADDR(rdist_ctx)
47DEFINE_LOAD_SYM_ADDR(dist_ctx)
Soby Mathew9ca28062017-10-11 16:08:58 +010048
49/*
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000050 * MPIDR hashing function for translating MPIDRs read from GICR_TYPER register
51 * to core position.
52 *
53 * Calculating core position is dependent on MPIDR_EL1.MT bit. However, affinity
54 * values read from GICR_TYPER don't have an MT field. To reuse the same
55 * translation used for CPUs, we insert MT bit read from the PE's MPIDR into
56 * that read from GICR_TYPER.
57 *
58 * Assumptions:
59 *
60 * - All CPUs implemented in the system have MPIDR_EL1.MT bit set;
61 * - No CPUs implemented in the system use affinity level 3.
62 */
63static unsigned int arm_gicv3_mpidr_hash(u_register_t mpidr)
64{
65 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
66 return plat_arm_calc_core_pos(mpidr);
67}
68
Roberto Vargas2ca18d92018-02-12 12:36:17 +000069static const gicv3_driver_data_t arm_gic_data __unused = {
Achin Gupta1fa7eb62015-11-03 14:18:34 +000070 .gicd_base = PLAT_ARM_GICD_BASE,
71 .gicr_base = PLAT_ARM_GICR_BASE,
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010072 .interrupt_props = arm_interrupt_props,
73 .interrupt_props_num = ARRAY_SIZE(arm_interrupt_props),
Achin Gupta1fa7eb62015-11-03 14:18:34 +000074 .rdistif_num = PLATFORM_CORE_COUNT,
75 .rdistif_base_addrs = rdistif_base_addrs,
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000076 .mpidr_to_core_pos = arm_gicv3_mpidr_hash
Achin Gupta1fa7eb62015-11-03 14:18:34 +000077};
78
Daniel Boulby844b4872018-09-18 13:36:39 +010079void __init plat_arm_gic_driver_init(void)
Achin Gupta1fa7eb62015-11-03 14:18:34 +000080{
81 /*
82 * The GICv3 driver is initialized in EL3 and does not need
83 * to be initialized again in SEL1. This is because the S-EL1
84 * can use GIC system registers to manage interrupts and does
85 * not need GIC interface base addresses to be configured.
86 */
Masahiro Yamadaa2698372016-12-26 00:22:47 +090087#if (defined(AARCH32) && defined(IMAGE_BL32)) || \
88 (defined(IMAGE_BL31) && !defined(AARCH32))
Achin Gupta1fa7eb62015-11-03 14:18:34 +000089 gicv3_driver_init(&arm_gic_data);
90#endif
91}
92
93/******************************************************************************
94 * ARM common helper to initialize the GIC. Only invoked by BL31
95 *****************************************************************************/
Daniel Boulby844b4872018-09-18 13:36:39 +010096void __init plat_arm_gic_init(void)
Achin Gupta1fa7eb62015-11-03 14:18:34 +000097{
98 gicv3_distif_init();
99 gicv3_rdistif_init(plat_my_core_pos());
100 gicv3_cpuif_enable(plat_my_core_pos());
101}
102
103/******************************************************************************
104 * ARM common helper to enable the GIC CPU interface
105 *****************************************************************************/
106void plat_arm_gic_cpuif_enable(void)
107{
108 gicv3_cpuif_enable(plat_my_core_pos());
109}
110
111/******************************************************************************
112 * ARM common helper to disable the GIC CPU interface
113 *****************************************************************************/
114void plat_arm_gic_cpuif_disable(void)
115{
116 gicv3_cpuif_disable(plat_my_core_pos());
117}
118
119/******************************************************************************
120 * ARM common helper to initialize the per-cpu redistributor interface in GICv3
121 *****************************************************************************/
122void plat_arm_gic_pcpu_init(void)
123{
124 gicv3_rdistif_init(plat_my_core_pos());
125}
Jeenu Viswambharan78132c92016-12-09 11:12:34 +0000126
127/******************************************************************************
128 * ARM common helpers to power GIC redistributor interface
129 *****************************************************************************/
130void plat_arm_gic_redistif_on(void)
131{
132 gicv3_rdistif_on(plat_my_core_pos());
133}
134
135void plat_arm_gic_redistif_off(void)
136{
137 gicv3_rdistif_off(plat_my_core_pos());
138}
Soby Mathew9ca28062017-10-11 16:08:58 +0100139
140/******************************************************************************
141 * ARM common helper to save & restore the GICv3 on resume from system suspend
142 *****************************************************************************/
143void plat_arm_gic_save(void)
144{
Soby Mathew12cdcd22018-10-12 16:26:20 +0100145 gicv3_redist_ctx_t * const rdist_context =
146 (gicv3_redist_ctx_t *)LOAD_ADDR_OF(rdist_ctx);
147 gicv3_dist_ctx_t * const dist_context =
148 (gicv3_dist_ctx_t *)LOAD_ADDR_OF(dist_ctx);
Soby Mathew9ca28062017-10-11 16:08:58 +0100149
150 /*
151 * If an ITS is available, save its context before
152 * the Redistributor using:
153 * gicv3_its_save_disable(gits_base, &its_ctx[i])
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000154 * Additionally, an implementation-defined sequence may
Soby Mathew9ca28062017-10-11 16:08:58 +0100155 * be required to save the whole ITS state.
156 */
157
158 /*
159 * Save the GIC Redistributors and ITS contexts before the
160 * Distributor context. As we only handle SYSTEM SUSPEND API,
161 * we only need to save the context of the CPU that is issuing
162 * the SYSTEM SUSPEND call, i.e. the current CPU.
163 */
Soby Mathew12cdcd22018-10-12 16:26:20 +0100164 gicv3_rdistif_save(plat_my_core_pos(), rdist_context);
Soby Mathew9ca28062017-10-11 16:08:58 +0100165
166 /* Save the GIC Distributor context */
Soby Mathew12cdcd22018-10-12 16:26:20 +0100167 gicv3_distif_save(dist_context);
Soby Mathew9ca28062017-10-11 16:08:58 +0100168
169 /*
170 * From here, all the components of the GIC can be safely powered down
171 * as long as there is an alternate way to handle wakeup interrupt
172 * sources.
173 */
174}
175
176void plat_arm_gic_resume(void)
177{
Soby Mathew12cdcd22018-10-12 16:26:20 +0100178 const gicv3_redist_ctx_t *rdist_context =
179 (gicv3_redist_ctx_t *)LOAD_ADDR_OF(rdist_ctx);
180 const gicv3_dist_ctx_t *dist_context =
181 (gicv3_dist_ctx_t *)LOAD_ADDR_OF(dist_ctx);
182
Soby Mathew9ca28062017-10-11 16:08:58 +0100183 /* Restore the GIC Distributor context */
Soby Mathew12cdcd22018-10-12 16:26:20 +0100184 gicv3_distif_init_restore(dist_context);
Soby Mathew9ca28062017-10-11 16:08:58 +0100185
186 /*
187 * Restore the GIC Redistributor and ITS contexts after the
188 * Distributor context. As we only handle SYSTEM SUSPEND API,
189 * we only need to restore the context of the CPU that issued
190 * the SYSTEM SUSPEND call.
191 */
Soby Mathew12cdcd22018-10-12 16:26:20 +0100192 gicv3_rdistif_init_restore(plat_my_core_pos(), rdist_context);
Soby Mathew9ca28062017-10-11 16:08:58 +0100193
194 /*
195 * If an ITS is available, restore its context after
196 * the Redistributor using:
197 * gicv3_its_restore(gits_base, &its_ctx[i])
198 * An implementation-defined sequence may be required to
199 * restore the whole ITS state. The ITS must also be
200 * re-enabled after this sequence has been executed.
201 */
202}