blob: acfd9089955af64ebaa7229f180d35f91fa95780 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Dan Handley9df48042015-03-19 18:58:55 +00007#include <assert.h>
8#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
Soby Mathewfeac8fc2015-09-29 15:47:16 +010010#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
12#include <arch_helpers.h>
13#include <lib/psci/psci.h>
14#include <plat/common/platform.h>
15
16#include <arm_def.h>
17#include <plat_arm.h>
Dan Handley9df48042015-03-19 18:58:55 +000018
Dimitris Papastamosd7a36512018-06-18 13:01:06 +010019/* Allow ARM Standard platforms to override these functions */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +010020#pragma weak plat_arm_program_trusted_mailbox
Soby Mathew0b4c5a32016-10-21 17:51:22 +010021
Soby Mathew7799cf72015-04-16 14:49:09 +010022#if !ARM_RECOM_STATE_ID_ENC
Dan Handley9df48042015-03-19 18:58:55 +000023/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +010024 * ARM standard platform handler called to check the validity of the power state
25 * parameter.
Dan Handley9df48042015-03-19 18:58:55 +000026 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010027int arm_validate_power_state(unsigned int power_state,
28 psci_power_state_t *req_state)
Dan Handley9df48042015-03-19 18:58:55 +000029{
Antonio Nino Diazfec756f2018-07-18 16:24:16 +010030 unsigned int pstate = psci_get_pstate_type(power_state);
31 unsigned int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
32 unsigned int i;
Dan Handley9df48042015-03-19 18:58:55 +000033
Sathees Balya50905c72018-10-05 13:30:59 +010034 assert(req_state != NULL);
Dan Handley9df48042015-03-19 18:58:55 +000035
Soby Mathewfec4eb72015-07-01 16:16:20 +010036 if (pwr_lvl > PLAT_MAX_PWR_LVL)
37 return PSCI_E_INVALID_PARAMS;
Dan Handley9df48042015-03-19 18:58:55 +000038
Dan Handley9df48042015-03-19 18:58:55 +000039 /* Sanity check the requested state */
Soby Mathewfec4eb72015-07-01 16:16:20 +010040 if (pstate == PSTATE_TYPE_STANDBY) {
Dan Handley9df48042015-03-19 18:58:55 +000041 /*
Soby Mathewfec4eb72015-07-01 16:16:20 +010042 * It's possible to enter standby only on power level 0
43 * Ignore any other power level.
Dan Handley9df48042015-03-19 18:58:55 +000044 */
Soby Mathewfec4eb72015-07-01 16:16:20 +010045 if (pwr_lvl != ARM_PWR_LVL0)
Dan Handley9df48042015-03-19 18:58:55 +000046 return PSCI_E_INVALID_PARAMS;
Soby Mathewfec4eb72015-07-01 16:16:20 +010047
48 req_state->pwr_domain_state[ARM_PWR_LVL0] =
49 ARM_LOCAL_STATE_RET;
50 } else {
51 for (i = ARM_PWR_LVL0; i <= pwr_lvl; i++)
52 req_state->pwr_domain_state[i] =
53 ARM_LOCAL_STATE_OFF;
Dan Handley9df48042015-03-19 18:58:55 +000054 }
55
56 /*
57 * We expect the 'state id' to be zero.
58 */
Antonio Nino Diazfec756f2018-07-18 16:24:16 +010059 if (psci_get_pstate_id(power_state) != 0U)
Dan Handley9df48042015-03-19 18:58:55 +000060 return PSCI_E_INVALID_PARAMS;
61
Soby Mathew7799cf72015-04-16 14:49:09 +010062 return PSCI_E_SUCCESS;
63}
64
65#else
66/*******************************************************************************
67 * ARM standard platform handler called to check the validity of the power
68 * state parameter. The power state parameter has to be a composite power
69 * state.
70 ******************************************************************************/
71int arm_validate_power_state(unsigned int power_state,
72 psci_power_state_t *req_state)
73{
74 unsigned int state_id;
75 int i;
76
Sathees Balya50905c72018-10-05 13:30:59 +010077 assert(req_state != NULL);
Soby Mathew7799cf72015-04-16 14:49:09 +010078
79 /*
80 * Currently we are using a linear search for finding the matching
81 * entry in the idle power state array. This can be made a binary
82 * search if the number of entries justify the additional complexity.
83 */
84 for (i = 0; !!arm_pm_idle_states[i]; i++) {
85 if (power_state == arm_pm_idle_states[i])
86 break;
87 }
88
89 /* Return error if entry not found in the idle state array */
90 if (!arm_pm_idle_states[i])
91 return PSCI_E_INVALID_PARAMS;
92
93 i = 0;
94 state_id = psci_get_pstate_id(power_state);
95
96 /* Parse the State ID and populate the state info parameter */
97 while (state_id) {
98 req_state->pwr_domain_state[i++] = state_id &
99 ARM_LOCAL_PSTATE_MASK;
100 state_id >>= ARM_LOCAL_PSTATE_WIDTH;
101 }
102
Dan Handley9df48042015-03-19 18:58:55 +0000103 return PSCI_E_SUCCESS;
104}
Soby Mathew7799cf72015-04-16 14:49:09 +0100105#endif /* __ARM_RECOM_STATE_ID_ENC__ */
Soby Mathew0d9e8522015-07-15 13:36:24 +0100106
107/*******************************************************************************
108 * ARM standard platform handler called to check the validity of the non secure
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100109 * entrypoint. Returns 0 if the entrypoint is valid, or -1 otherwise.
Soby Mathew0d9e8522015-07-15 13:36:24 +0100110 ******************************************************************************/
111int arm_validate_ns_entrypoint(uintptr_t entrypoint)
112{
113 /*
114 * Check if the non secure entrypoint lies within the non
115 * secure DRAM.
116 */
117 if ((entrypoint >= ARM_NS_DRAM1_BASE) && (entrypoint <
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100118 (ARM_NS_DRAM1_BASE + ARM_NS_DRAM1_SIZE))) {
119 return 0;
120 }
dp-arm84fc2952017-05-03 12:14:10 +0100121#ifndef AARCH32
Soby Mathew0d9e8522015-07-15 13:36:24 +0100122 if ((entrypoint >= ARM_DRAM2_BASE) && (entrypoint <
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100123 (ARM_DRAM2_BASE + ARM_DRAM2_SIZE))) {
124 return 0;
125 }
dp-arm84fc2952017-05-03 12:14:10 +0100126#endif
Soby Mathew0d9e8522015-07-15 13:36:24 +0100127
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100128 return -1;
129}
130
131int arm_validate_psci_entrypoint(uintptr_t entrypoint)
132{
Sathees Balya50905c72018-10-05 13:30:59 +0100133 return (arm_validate_ns_entrypoint(entrypoint) == 0) ? PSCI_E_SUCCESS :
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100134 PSCI_E_INVALID_ADDRESS;
Soby Mathew0d9e8522015-07-15 13:36:24 +0100135}
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100136
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100137/******************************************************************************
Soby Mathew9ca28062017-10-11 16:08:58 +0100138 * Helper function to save the platform state before a system suspend. Save the
139 * state of the system components which are not in the Always ON power domain.
140 *****************************************************************************/
141void arm_system_pwr_domain_save(void)
142{
143 /* Assert system power domain is available on the platform */
144 assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2);
145
146 plat_arm_gic_save();
147
148 /*
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100149 * Unregister console now so that it is not registered for a second
150 * time during resume.
151 */
152 arm_console_runtime_end();
153
154 /*
Soby Mathew9ca28062017-10-11 16:08:58 +0100155 * All the other peripheral which are configured by ARM TF are
156 * re-initialized on resume from system suspend. Hence we
157 * don't save their state here.
158 */
159}
160
161/******************************************************************************
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100162 * Helper function to resume the platform from system suspend. Reinitialize
163 * the system components which are not in the Always ON power domain.
164 * TODO: Unify the platform setup when waking up from cold boot and system
165 * resume in arm_bl31_platform_setup().
166 *****************************************************************************/
167void arm_system_pwr_domain_resume(void)
168{
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100169 /* Initialize the console */
170 arm_console_runtime_init();
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100171
172 /* Assert system power domain is available on the platform */
173 assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2);
174
Soby Mathew9ca28062017-10-11 16:08:58 +0100175 plat_arm_gic_resume();
176
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100177 plat_arm_security_setup();
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100178 arm_configure_sys_timer();
179}
180
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100181/*******************************************************************************
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100182 * ARM platform function to program the mailbox for a cpu before it is released
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100183 * from reset. This function assumes that the Trusted mail box base is within
184 * the ARM_SHARED_RAM region
185 ******************************************************************************/
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100186void plat_arm_program_trusted_mailbox(uintptr_t address)
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100187{
188 uintptr_t *mailbox = (void *) PLAT_ARM_TRUSTED_MAILBOX_BASE;
189
190 *mailbox = address;
191
192 /*
193 * Ensure that the PLAT_ARM_TRUSTED_MAILBOX_BASE is within
194 * ARM_SHARED_RAM region.
195 */
196 assert((PLAT_ARM_TRUSTED_MAILBOX_BASE >= ARM_SHARED_RAM_BASE) &&
197 ((PLAT_ARM_TRUSTED_MAILBOX_BASE + sizeof(*mailbox)) <= \
198 (ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE)));
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100199}
200
201/*******************************************************************************
202 * The ARM Standard platform definition of platform porting API
203 * `plat_setup_psci_ops`.
204 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100205int __init plat_setup_psci_ops(uintptr_t sec_entrypoint,
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100206 const plat_psci_ops_t **psci_ops)
207{
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100208 *psci_ops = plat_arm_psci_override_pm_ops(&plat_arm_psci_pm_ops);
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100209
210 /* Setup mailbox with entry point. */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100211 plat_arm_program_trusted_mailbox(sec_entrypoint);
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100212 return 0;
213}