blob: aebce304e0ece274cea2403c9100b88e9b242c3b [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Venkatesh Yadav Abbarapu586e1922022-03-01 22:10:05 -07002 * Copyright (c) 2014-2022, ARM Limited and Contributors. All rights reserved.
Akshay Belsareec0afc82023-02-27 12:04:26 +05303 * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
4 * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08005 *
dp-armfa3cf0b2017-05-03 09:38:09 +01006 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08007 */
8
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01009#ifndef PLATFORM_DEF_H
10#define PLATFORM_DEF_H
Soren Brinkmann76fcae32016-03-06 20:16:27 -080011
12#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/interrupt_props.h>
14#include <drivers/arm/gic_common.h>
15#include <lib/utils_def.h>
16
Jolly Shah16fe5ab2019-01-08 11:16:16 -080017#include "zynqmp_def.h"
Soren Brinkmann76fcae32016-03-06 20:16:27 -080018
19/*******************************************************************************
20 * Generic platform constants
21 ******************************************************************************/
22
23/* Size of cacheable stacks */
24#define PLATFORM_STACK_SIZE 0x440
25
Deepika Bhavnanib16bada2019-12-13 10:53:56 -060026#define PLATFORM_CORE_COUNT U(4)
27#define PLAT_NUM_POWER_DOMAINS U(5)
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010028#define PLAT_MAX_PWR_LVL U(1)
29#define PLAT_MAX_RET_STATE U(1)
30#define PLAT_MAX_OFF_STATE U(2)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080031
32/*******************************************************************************
33 * BL31 specific defines.
34 ******************************************************************************/
Soren Brinkmann76fcae32016-03-06 20:16:27 -080035/*
36 * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
37 * present). BL31_BASE is calculated using the current BL31 debug size plus a
38 * little space for growth.
39 */
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070040#ifndef ZYNQMP_ATF_MEM_BASE
Jan Kiszkae1407fc2020-07-14 22:36:59 +020041#if !DEBUG && defined(SPD_none) && !SDEI_SUPPORT
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +053042# define BL31_BASE U(0xfffea000)
43# define BL31_LIMIT U(0x100000000)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080044#else
Akshay Belsare69c6a592023-02-15 10:49:52 +053045# define BL31_BASE U(0x1000)
46# define BL31_LIMIT U(0x7ffff)
Jolly Shah8f5ddb32018-01-30 11:31:53 -080047#endif
48#else
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070049# define BL31_BASE (ZYNQMP_ATF_MEM_BASE)
50# define BL31_LIMIT (ZYNQMP_ATF_MEM_BASE + ZYNQMP_ATF_MEM_SIZE - 1)
51# ifdef ZYNQMP_ATF_MEM_PROGBITS_SIZE
52# define BL31_PROGBITS_LIMIT (ZYNQMP_ATF_MEM_BASE + ZYNQMP_ATF_MEM_PROGBITS_SIZE - 1)
53# endif
Soren Brinkmann76fcae32016-03-06 20:16:27 -080054#endif
55
56/*******************************************************************************
57 * BL32 specific defines.
58 ******************************************************************************/
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070059#ifndef ZYNQMP_BL32_MEM_BASE
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +053060# define BL32_BASE U(0x60000000)
61# define BL32_LIMIT U(0x7fffffff)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080062#else
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070063# define BL32_BASE (ZYNQMP_BL32_MEM_BASE)
64# define BL32_LIMIT (ZYNQMP_BL32_MEM_BASE + ZYNQMP_BL32_MEM_SIZE - 1)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080065#endif
66
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070067/*******************************************************************************
68 * BL33 specific defines.
69 ******************************************************************************/
70#ifndef PRELOADED_BL33_BASE
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +053071# define PLAT_ARM_NS_IMAGE_BASE U(0x8000000)
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070072#else
Sandrine Bailleuxafa91db2019-01-31 15:01:32 +010073# define PLAT_ARM_NS_IMAGE_BASE PRELOADED_BL33_BASE
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070074#endif
75
76/*******************************************************************************
77 * TSP specific defines.
78 ******************************************************************************/
79#define TSP_SEC_MEM_BASE BL32_BASE
80#define TSP_SEC_MEM_SIZE (BL32_LIMIT - BL32_BASE + 1)
81
82/* ID of the secure physical generic timer interrupt used by the TSP */
Soren Brinkmann76fcae32016-03-06 20:16:27 -080083#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
84
85/*******************************************************************************
86 * Platform specific page table and MMU setup constants
87 ******************************************************************************/
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +053088#define XILINX_OF_BOARD_DTB_MAX_SIZE U(0x200000)
89#define PLAT_DDR_LOWMEM_MAX U(0x80000000)
Akshay Belsareec0afc82023-02-27 12:04:26 +053090#define PLAT_OCM_BASE U(0xFFFC0000)
91#define PLAT_OCM_LIMIT U(0xFFFFFFFF)
92
93#define IS_TFA_IN_OCM(x) ((x >= PLAT_OCM_BASE) && (x < PLAT_OCM_LIMIT))
Michal Simek53865b02021-05-27 09:42:37 +020094
David Cunadoc1503122018-02-16 21:12:58 +000095#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
96#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
Amit Nagal71e1ffc2023-02-23 21:37:23 +053097
98#ifndef MAX_MMAP_REGIONS
Akshay Belsareec0afc82023-02-27 12:04:26 +053099#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek53865b02021-05-27 09:42:37 +0200100#define MAX_MMAP_REGIONS 8
101#else
Soren Brinkmann6d1ba582016-07-08 14:45:14 -0700102#define MAX_MMAP_REGIONS 7
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530103#endif
104#endif
105
106#ifndef MAX_XLAT_TABLES
Akshay Belsareec0afc82023-02-27 12:04:26 +0530107#if !IS_TFA_IN_OCM(BL31_BASE)
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530108#define MAX_XLAT_TABLES 8
109#else
Soren Brinkmann7ac746c2016-07-25 10:33:53 -0700110#define MAX_XLAT_TABLES 5
Venkatesh Yadav Abbarapu586e1922022-03-01 22:10:05 -0700111#endif
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530112#endif
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800113
114#define CACHE_WRITEBACK_SHIFT 6
115#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
116
Jan Kiszkae1407fc2020-07-14 22:36:59 +0200117#define ZYNQMP_SDEI_SGI_PRIVATE U(8)
118
119/* Platform macros to support exception handling framework */
120#define PLAT_PRI_BITS U(3)
121#define PLAT_SDEI_CRITICAL_PRI 0x10
122#define PLAT_SDEI_NORMAL_PRI 0x20
123
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800124#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
125#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
126/*
Jeenu Viswambharan9bde1302017-09-29 11:15:18 +0100127 * Define properties of Group 1 Secure and Group 0 interrupts as per GICv3
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800128 * terminology. On a GICv2 system or mode, the lists will be merged and treated
129 * as Group 0 interrupts.
130 */
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530131#if !ZYNQMP_WDT_RESTART
Jeenu Viswambharan9bde1302017-09-29 11:15:18 +0100132#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
133 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
134 GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan9bde1302017-09-29 11:15:18 +0100135 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
136 GIC_INTR_CFG_EDGE), \
137 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
138 GIC_INTR_CFG_EDGE), \
139 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
140 GIC_INTR_CFG_EDGE), \
141 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
142 GIC_INTR_CFG_EDGE), \
143 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
144 GIC_INTR_CFG_EDGE), \
145 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
146 GIC_INTR_CFG_EDGE), \
147 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
148 GIC_INTR_CFG_EDGE)
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530149#else
150#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
151 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
152 GIC_INTR_CFG_LEVEL), \
153 INTR_PROP_DESC(IRQ_TTC3_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
154 GIC_INTR_CFG_EDGE), \
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530155 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
156 GIC_INTR_CFG_EDGE), \
157 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
158 GIC_INTR_CFG_EDGE), \
159 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
160 GIC_INTR_CFG_EDGE), \
161 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
162 GIC_INTR_CFG_EDGE), \
163 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
164 GIC_INTR_CFG_EDGE), \
165 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
166 GIC_INTR_CFG_EDGE), \
167 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
168 GIC_INTR_CFG_EDGE)
169#endif
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800170
Jan Kiszkae1407fc2020-07-14 22:36:59 +0200171#define PLAT_ARM_G0_IRQ_PROPS(grp) \
172 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, grp, \
173 GIC_INTR_CFG_EDGE)
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800174
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100175#endif /* PLATFORM_DEF_H */