Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 1 | /* |
Michal Simek | 2a47faa | 2023-04-14 08:43:51 +0200 | [diff] [blame] | 2 | * Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved. |
Devanshi Chauhan Alpeshbhai | ee5a5d6 | 2025-03-26 01:50:27 -0700 | [diff] [blame] | 3 | * Copyright (c) 2022-2025, Advanced Micro Devices, Inc. All rights reserved. |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 4 | * |
| 5 | * SPDX-License-Identifier: BSD-3-Clause |
| 6 | */ |
| 7 | |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 8 | #include <assert.h> |
Prasad Kummari | 536e110 | 2023-06-22 10:50:02 +0530 | [diff] [blame] | 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <common/debug.h> |
| 11 | #include <lib/mmio.h> |
| 12 | #include <lib/psci/psci.h> |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 13 | #include <plat/arm/common/plat_arm.h> |
Prasad Kummari | 536e110 | 2023-06-22 10:50:02 +0530 | [diff] [blame] | 14 | #include <plat/common/platform.h> |
| 15 | #include <plat_arm.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | |
Jay Buddhabhatti | 10e71e4 | 2023-06-19 05:08:54 -0700 | [diff] [blame] | 17 | #include "drivers/delay_timer.h" |
Prasad Kummari | 536e110 | 2023-06-22 10:50:02 +0530 | [diff] [blame] | 18 | #include <plat_private.h> |
Tejas Patel | 6171711 | 2019-02-27 18:44:57 +0530 | [diff] [blame] | 19 | #include "pm_api_sys.h" |
| 20 | #include "pm_client.h" |
Prasad Kummari | 536e110 | 2023-06-22 10:50:02 +0530 | [diff] [blame] | 21 | #include <pm_common.h> |
Jay Buddhabhatti | 10e71e4 | 2023-06-19 05:08:54 -0700 | [diff] [blame] | 22 | #include "pm_ipi.h" |
| 23 | #include "pm_svc_main.h" |
Tejas Patel | 6171711 | 2019-02-27 18:44:57 +0530 | [diff] [blame] | 24 | |
Devanshi Chauhan Alpeshbhai | ee5a5d6 | 2025-03-26 01:50:27 -0700 | [diff] [blame] | 25 | #define SEC_ENTRY_ADDRESS_MASK 0xFFFFFFFFUL |
| 26 | #define RESUME_ADDR_SET 0x1UL |
| 27 | |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 28 | static uintptr_t versal_sec_entry; |
| 29 | |
Venkatesh Yadav Abbarapu | bde8759 | 2022-05-24 11:11:12 +0530 | [diff] [blame] | 30 | static int32_t versal_pwr_domain_on(u_register_t mpidr) |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 31 | { |
Venkatesh Yadav Abbarapu | bde8759 | 2022-05-24 11:11:12 +0530 | [diff] [blame] | 32 | int32_t cpu_id = plat_core_pos_by_mpidr(mpidr); |
Tejas Patel | 6171711 | 2019-02-27 18:44:57 +0530 | [diff] [blame] | 33 | const struct pm_proc *proc; |
Maheedhar Bollapalli | 0449b67 | 2024-10-29 00:09:08 +0000 | [diff] [blame] | 34 | int32_t ret = PSCI_E_INTERN_FAIL; |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 35 | |
| 36 | VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr); |
| 37 | |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 38 | if (cpu_id == -1) { |
Maheedhar Bollapalli | 0449b67 | 2024-10-29 00:09:08 +0000 | [diff] [blame] | 39 | goto exit_label; |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 40 | } |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 41 | |
Venkatesh Yadav Abbarapu | bde8759 | 2022-05-24 11:11:12 +0530 | [diff] [blame] | 42 | proc = pm_get_proc((uint32_t)cpu_id); |
Ronak Jain | 807f41b | 2024-05-08 02:41:13 -0700 | [diff] [blame] | 43 | if (proc == NULL) { |
Maheedhar Bollapalli | 0449b67 | 2024-10-29 00:09:08 +0000 | [diff] [blame] | 44 | goto exit_label; |
Michal Simek | b8eca3b | 2024-04-19 12:16:46 +0200 | [diff] [blame] | 45 | } |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 46 | |
Tejas Patel | 6171711 | 2019-02-27 18:44:57 +0530 | [diff] [blame] | 47 | /* Send request to PMC to wake up selected ACPU core */ |
Devanshi Chauhan Alpeshbhai | ee5a5d6 | 2025-03-26 01:50:27 -0700 | [diff] [blame] | 48 | (void)pm_req_wakeup(proc->node_id, |
| 49 | (uint32_t)((versal_sec_entry & SEC_ENTRY_ADDRESS_MASK) | |
| 50 | RESUME_ADDR_SET), versal_sec_entry >> 32, 0, SECURE_FLAG); |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 51 | |
Tejas Patel | 6171711 | 2019-02-27 18:44:57 +0530 | [diff] [blame] | 52 | /* Clear power down request */ |
| 53 | pm_client_wakeup(proc); |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 54 | |
Maheedhar Bollapalli | 0449b67 | 2024-10-29 00:09:08 +0000 | [diff] [blame] | 55 | ret = PSCI_E_SUCCESS; |
| 56 | |
| 57 | exit_label: |
| 58 | return ret; |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 59 | } |
| 60 | |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 61 | /** |
| 62 | * versal_pwr_domain_suspend() - This function sends request to PMC to suspend |
Prasad Kummari | 7d0623a | 2023-06-09 14:32:00 +0530 | [diff] [blame] | 63 | * core. |
| 64 | * @target_state: Targated state. |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 65 | * |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 66 | */ |
| 67 | static void versal_pwr_domain_suspend(const psci_power_state_t *target_state) |
| 68 | { |
Venkatesh Yadav Abbarapu | bde8759 | 2022-05-24 11:11:12 +0530 | [diff] [blame] | 69 | uint32_t state; |
| 70 | uint32_t cpu_id = plat_my_core_pos(); |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 71 | const struct pm_proc *proc = pm_get_proc(cpu_id); |
| 72 | |
Ronak Jain | 807f41b | 2024-05-08 02:41:13 -0700 | [diff] [blame] | 73 | if (proc == NULL) { |
Michal Simek | b8eca3b | 2024-04-19 12:16:46 +0200 | [diff] [blame] | 74 | return; |
| 75 | } |
| 76 | |
Abhyuday Godhasara | 589afa5 | 2021-08-11 06:15:13 -0700 | [diff] [blame] | 77 | for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) { |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 78 | VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", |
| 79 | __func__, i, target_state->pwr_domain_state[i]); |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 80 | } |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 81 | |
| 82 | plat_versal_gic_cpuif_disable(); |
| 83 | |
Ravi Patel | eafc878 | 2019-06-21 05:00:49 -0700 | [diff] [blame] | 84 | if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { |
| 85 | plat_versal_gic_save(); |
| 86 | } |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 87 | |
Maheedhar Bollapalli | cc64a79 | 2024-10-14 04:16:03 +0000 | [diff] [blame] | 88 | state = (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) ? |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 89 | PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE; |
| 90 | |
| 91 | /* Send request to PMC to suspend this core */ |
Abhyuday Godhasara | f435a14 | 2021-08-20 00:04:33 -0700 | [diff] [blame] | 92 | (void)pm_self_suspend(proc->node_id, MAX_LATENCY, state, versal_sec_entry, |
| 93 | SECURE_FLAG); |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 94 | |
| 95 | /* APU is to be turned off */ |
| 96 | if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { |
| 97 | /* disable coherency */ |
| 98 | plat_arm_interconnect_exit_coherency(); |
| 99 | } |
| 100 | } |
| 101 | |
| 102 | /** |
| 103 | * versal_pwr_domain_suspend_finish() - This function performs actions to finish |
Prasad Kummari | 7d0623a | 2023-06-09 14:32:00 +0530 | [diff] [blame] | 104 | * suspend procedure. |
| 105 | * @target_state: Targated state. |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 106 | * |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 107 | */ |
| 108 | static void versal_pwr_domain_suspend_finish( |
| 109 | const psci_power_state_t *target_state) |
| 110 | { |
Venkatesh Yadav Abbarapu | bde8759 | 2022-05-24 11:11:12 +0530 | [diff] [blame] | 111 | uint32_t cpu_id = plat_my_core_pos(); |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 112 | const struct pm_proc *proc = pm_get_proc(cpu_id); |
| 113 | |
Ronak Jain | 807f41b | 2024-05-08 02:41:13 -0700 | [diff] [blame] | 114 | if (proc == NULL) { |
Michal Simek | b8eca3b | 2024-04-19 12:16:46 +0200 | [diff] [blame] | 115 | return; |
| 116 | } |
| 117 | |
Abhyuday Godhasara | 589afa5 | 2021-08-11 06:15:13 -0700 | [diff] [blame] | 118 | for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) { |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 119 | VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", |
| 120 | __func__, i, target_state->pwr_domain_state[i]); |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 121 | } |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 122 | |
| 123 | /* Clear the APU power control register for this cpu */ |
| 124 | pm_client_wakeup(proc); |
| 125 | |
| 126 | /* enable coherency */ |
| 127 | plat_arm_interconnect_enter_coherency(); |
| 128 | |
| 129 | /* APU was turned off, so restore GIC context */ |
| 130 | if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { |
| 131 | plat_versal_gic_resume(); |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 132 | } |
Ravi Patel | eafc878 | 2019-06-21 05:00:49 -0700 | [diff] [blame] | 133 | |
| 134 | plat_versal_gic_cpuif_enable(); |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 135 | } |
| 136 | |
Maheedhar Bollapalli | 86d6d70 | 2024-10-07 09:27:58 +0000 | [diff] [blame] | 137 | static void versal_pwr_domain_on_finish(const psci_power_state_t *target_state) |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 138 | { |
| 139 | /* Enable the gic cpu interface */ |
| 140 | plat_versal_gic_pcpu_init(); |
| 141 | |
| 142 | /* Program the gic per-cpu distributor or re-distributor interface */ |
| 143 | plat_versal_gic_cpuif_enable(); |
| 144 | } |
| 145 | |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 146 | /** |
Prasad Kummari | 7d0623a | 2023-06-09 14:32:00 +0530 | [diff] [blame] | 147 | * versal_system_off() - This function sends the system off request to firmware. |
| 148 | * This function does not return. |
| 149 | * |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 150 | */ |
| 151 | static void __dead2 versal_system_off(void) |
| 152 | { |
| 153 | /* Send the power down request to the PMC */ |
Abhyuday Godhasara | f435a14 | 2021-08-20 00:04:33 -0700 | [diff] [blame] | 154 | (void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_SHUTDOWN, |
| 155 | pm_get_shutdown_scope(), SECURE_FLAG); |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 156 | |
Maheedhar Bollapalli | e897f0a | 2024-10-14 06:45:13 +0000 | [diff] [blame] | 157 | while (true) { |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 158 | wfi(); |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 159 | } |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 160 | } |
| 161 | |
| 162 | /** |
Prasad Kummari | 7d0623a | 2023-06-09 14:32:00 +0530 | [diff] [blame] | 163 | * versal_system_reset() - This function sends the reset request to firmware |
| 164 | * for the system to reset. This function does not |
| 165 | * return. |
| 166 | * |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 167 | */ |
| 168 | static void __dead2 versal_system_reset(void) |
| 169 | { |
Jay Buddhabhatti | 10e71e4 | 2023-06-19 05:08:54 -0700 | [diff] [blame] | 170 | uint32_t ret, timeout = 10000U; |
| 171 | |
| 172 | request_cpu_pwrdwn(); |
| 173 | |
| 174 | /* |
| 175 | * Send the system reset request to the firmware if power down request |
| 176 | * is not received from firmware. |
| 177 | */ |
| 178 | if (!pwrdwn_req_received) { |
| 179 | (void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_RESET, |
| 180 | pm_get_shutdown_scope(), SECURE_FLAG); |
| 181 | |
| 182 | /* |
| 183 | * Wait for system shutdown request completed and idle callback |
| 184 | * not received. |
| 185 | */ |
| 186 | do { |
Devanshi Chauhan Alpeshbhai | b3d4c9f | 2025-03-26 02:08:58 -0700 | [diff] [blame] | 187 | ret = ipi_mb_enquire_status(primary_proc->ipi->local_ipi_id, |
| 188 | primary_proc->ipi->remote_ipi_id); |
Jay Buddhabhatti | 10e71e4 | 2023-06-19 05:08:54 -0700 | [diff] [blame] | 189 | udelay(100); |
| 190 | timeout--; |
| 191 | } while ((ret != IPI_MB_STATUS_RECV_PENDING) && (timeout > 0U)); |
| 192 | } |
| 193 | |
| 194 | (void)psci_cpu_off(); |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 195 | |
Maheedhar Bollapalli | e897f0a | 2024-10-14 06:45:13 +0000 | [diff] [blame] | 196 | while (true) { |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 197 | wfi(); |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 198 | } |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 199 | } |
| 200 | |
Maheedhar Bollapalli | 5d6cf5b | 2025-02-17 15:52:24 +0530 | [diff] [blame] | 201 | static int32_t versal_validate_ns_entrypoint(uint64_t ns_entrypoint) |
| 202 | { |
| 203 | int32_t ret = PSCI_E_SUCCESS; |
| 204 | |
| 205 | if (((ns_entrypoint >= PLAT_DDR_LOWMEM_MAX) && (ns_entrypoint <= PLAT_DDR_HIGHMEM_MAX)) || |
| 206 | ((ns_entrypoint >= BL31_BASE) && (ns_entrypoint <= BL31_LIMIT))) { |
| 207 | ret = PSCI_E_INVALID_ADDRESS; |
| 208 | } |
| 209 | |
| 210 | return ret; |
| 211 | } |
| 212 | |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 213 | /** |
Prasad Kummari | 7d0623a | 2023-06-09 14:32:00 +0530 | [diff] [blame] | 214 | * versal_pwr_domain_off() - This function performs actions to turn off core. |
| 215 | * @target_state: Targated state. |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 216 | * |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 217 | */ |
| 218 | static void versal_pwr_domain_off(const psci_power_state_t *target_state) |
| 219 | { |
Maheedhar Bollapalli | 493c7a2 | 2024-10-08 05:42:28 +0000 | [diff] [blame] | 220 | uint32_t ret, fw_api_version, version_type[RET_PAYLOAD_ARG_CNT] = {0U}; |
Venkatesh Yadav Abbarapu | bde8759 | 2022-05-24 11:11:12 +0530 | [diff] [blame] | 221 | uint32_t cpu_id = plat_my_core_pos(); |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 222 | const struct pm_proc *proc = pm_get_proc(cpu_id); |
| 223 | |
Ronak Jain | 807f41b | 2024-05-08 02:41:13 -0700 | [diff] [blame] | 224 | if (proc == NULL) { |
Michal Simek | b8eca3b | 2024-04-19 12:16:46 +0200 | [diff] [blame] | 225 | return; |
| 226 | } |
| 227 | |
Abhyuday Godhasara | 589afa5 | 2021-08-11 06:15:13 -0700 | [diff] [blame] | 228 | for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) { |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 229 | VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", |
| 230 | __func__, i, target_state->pwr_domain_state[i]); |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 231 | } |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 232 | |
| 233 | /* Prevent interrupts from spuriously waking up this cpu */ |
| 234 | plat_versal_gic_cpuif_disable(); |
| 235 | |
| 236 | /* |
| 237 | * Send request to PMC to power down the appropriate APU CPU |
| 238 | * core. |
| 239 | * According to PSCI specification, CPU_off function does not |
| 240 | * have resume address and CPU core can only be woken up |
| 241 | * invoking CPU_on function, during which resume address will |
| 242 | * be set. |
| 243 | */ |
Devanshi Chauhan Alpeshbhai | ee5a5d6 | 2025-03-26 01:50:27 -0700 | [diff] [blame] | 244 | ret = (uint32_t)pm_feature_check((uint32_t)PM_SELF_SUSPEND, |
| 245 | &version_type[0], SECURE_FLAG); |
Maheedhar Bollapalli | b3c92e6 | 2024-10-21 05:23:53 +0000 | [diff] [blame] | 246 | if (ret == (uint32_t)PM_RET_SUCCESS) { |
Maheedhar Bollapalli | 493c7a2 | 2024-10-08 05:42:28 +0000 | [diff] [blame] | 247 | fw_api_version = version_type[0] & 0xFFFFU; |
Jay Buddhabhatti | 31488a3 | 2023-09-11 23:50:06 -0700 | [diff] [blame] | 248 | if (fw_api_version >= 3U) { |
| 249 | (void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_OFF, 0, |
| 250 | SECURE_FLAG); |
| 251 | } else { |
| 252 | (void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0, |
| 253 | SECURE_FLAG); |
| 254 | } |
| 255 | } |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 256 | } |
| 257 | |
| 258 | /** |
| 259 | * versal_validate_power_state() - This function ensures that the power state |
Prasad Kummari | 7d0623a | 2023-06-09 14:32:00 +0530 | [diff] [blame] | 260 | * parameter in request is valid. |
| 261 | * @power_state: Power state of core. |
| 262 | * @req_state: Requested state. |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 263 | * |
Prasad Kummari | 7d0623a | 2023-06-09 14:32:00 +0530 | [diff] [blame] | 264 | * Return: Returns status, either success or reason. |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 265 | * |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 266 | */ |
Venkatesh Yadav Abbarapu | bde8759 | 2022-05-24 11:11:12 +0530 | [diff] [blame] | 267 | static int32_t versal_validate_power_state(uint32_t power_state, |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 268 | psci_power_state_t *req_state) |
| 269 | { |
Maheedhar Bollapalli | 0449b67 | 2024-10-29 00:09:08 +0000 | [diff] [blame] | 270 | int32_t ret = PSCI_E_SUCCESS; |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 271 | VERBOSE("%s: power_state: 0x%x\n", __func__, power_state); |
| 272 | |
Venkatesh Yadav Abbarapu | bde8759 | 2022-05-24 11:11:12 +0530 | [diff] [blame] | 273 | uint32_t pstate = psci_get_pstate_type(power_state); |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 274 | |
Maheedhar Bollapalli | 15fa5b5 | 2024-09-27 05:52:21 +0000 | [diff] [blame] | 275 | assert(req_state != NULL); |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 276 | |
| 277 | /* Sanity check the requested state */ |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 278 | if (pstate == PSTATE_TYPE_STANDBY) { |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 279 | req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE; |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 280 | } else { |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 281 | req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE; |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 282 | } |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 283 | |
| 284 | /* We expect the 'state id' to be zero */ |
Abhyuday Godhasara | bacbdee | 2021-08-20 00:27:03 -0700 | [diff] [blame] | 285 | if (psci_get_pstate_id(power_state) != 0U) { |
Maheedhar Bollapalli | 0449b67 | 2024-10-29 00:09:08 +0000 | [diff] [blame] | 286 | ret = PSCI_E_INVALID_PARAMS; |
Abhyuday Godhasara | f55a5cd | 2021-08-09 08:15:13 -0700 | [diff] [blame] | 287 | } |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 288 | |
Maheedhar Bollapalli | 0449b67 | 2024-10-29 00:09:08 +0000 | [diff] [blame] | 289 | return ret; |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 290 | } |
| 291 | |
| 292 | /** |
Prasad Kummari | 7d0623a | 2023-06-09 14:32:00 +0530 | [diff] [blame] | 293 | * versal_get_sys_suspend_power_state() - Get power state for system suspend. |
| 294 | * @req_state: Requested state. |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 295 | * |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 296 | */ |
| 297 | static void versal_get_sys_suspend_power_state(psci_power_state_t *req_state) |
| 298 | { |
| 299 | req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE; |
| 300 | req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE; |
| 301 | } |
| 302 | |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 303 | static const struct plat_psci_ops versal_nopmc_psci_ops = { |
Tejas Patel | 6171711 | 2019-02-27 18:44:57 +0530 | [diff] [blame] | 304 | .pwr_domain_on = versal_pwr_domain_on, |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 305 | .pwr_domain_off = versal_pwr_domain_off, |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 306 | .pwr_domain_on_finish = versal_pwr_domain_on_finish, |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 307 | .pwr_domain_suspend = versal_pwr_domain_suspend, |
| 308 | .pwr_domain_suspend_finish = versal_pwr_domain_suspend_finish, |
Saeed Nowshadi | c5a1bda | 2019-12-08 23:35:35 -0800 | [diff] [blame] | 309 | .system_off = versal_system_off, |
| 310 | .system_reset = versal_system_reset, |
Maheedhar Bollapalli | 5d6cf5b | 2025-02-17 15:52:24 +0530 | [diff] [blame] | 311 | .validate_ns_entrypoint = versal_validate_ns_entrypoint, |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 312 | .validate_power_state = versal_validate_power_state, |
| 313 | .get_sys_suspend_power_state = versal_get_sys_suspend_power_state, |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 314 | }; |
| 315 | |
| 316 | /******************************************************************************* |
| 317 | * Export the platform specific power ops. |
| 318 | ******************************************************************************/ |
Devanshi Chauhan Alpeshbhai | bbde4eb | 2025-03-18 02:44:12 -0700 | [diff] [blame^] | 319 | int plat_setup_psci_ops(uintptr_t sec_entrypoint, |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 320 | const struct plat_psci_ops **psci_ops) |
| 321 | { |
| 322 | versal_sec_entry = sec_entrypoint; |
| 323 | |
| 324 | *psci_ops = &versal_nopmc_psci_ops; |
| 325 | |
| 326 | return 0; |
| 327 | } |