blob: 48861f408badfa54dd859b5eb7b10422d62b9e4c [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Douglas Raillard21362a92016-12-02 13:51:54 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handleyed6ff952014-05-14 17:44:19 +01007#include <platform_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +01008
9OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
10OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000011ENTRY(bl31_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13
14MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010015 RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010016}
17
Caesar Wangd90f43e2016-10-11 09:36:00 +080018#ifdef PLAT_EXTRA_LD_SCRIPT
19#include <plat.ld.S>
20#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010021
22SECTIONS
23{
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000024 . = BL31_BASE;
25 ASSERT(. == ALIGN(4096),
26 "BL31_BASE address is not aligned on a page boundary.")
Achin Gupta4f6ad662013-10-25 09:08:21 +010027
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010028#if SEPARATE_CODE_AND_RODATA
29 .text . : {
30 __TEXT_START__ = .;
31 *bl31_entrypoint.o(.text*)
32 *(.text*)
33 *(.vectors)
34 . = NEXT(4096);
35 __TEXT_END__ = .;
36 } >RAM
37
38 .rodata . : {
39 __RODATA_START__ = .;
40 *(.rodata*)
41
42 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
43 . = ALIGN(8);
44 __RT_SVC_DESCS_START__ = .;
45 KEEP(*(rt_svc_descs))
46 __RT_SVC_DESCS_END__ = .;
47
48#if ENABLE_PMF
49 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
50 . = ALIGN(8);
51 __PMF_SVC_DESCS_START__ = .;
52 KEEP(*(pmf_svc_descs))
53 __PMF_SVC_DESCS_END__ = .;
54#endif /* ENABLE_PMF */
55
56 /*
57 * Ensure 8-byte alignment for cpu_ops so that its fields are also
58 * aligned. Also ensure cpu_ops inclusion.
59 */
60 . = ALIGN(8);
61 __CPU_OPS_START__ = .;
62 KEEP(*(cpu_ops))
63 __CPU_OPS_END__ = .;
64
65 . = NEXT(4096);
66 __RODATA_END__ = .;
67 } >RAM
68#else
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000069 ro . : {
70 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000071 *bl31_entrypoint.o(.text*)
72 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000073 *(.rodata*)
Achin Gupta7421b462014-02-01 18:53:26 +000074
Andrew Thoelkee01ea342014-03-18 07:13:52 +000075 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
Achin Gupta7421b462014-02-01 18:53:26 +000076 . = ALIGN(8);
77 __RT_SVC_DESCS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000078 KEEP(*(rt_svc_descs))
Achin Gupta7421b462014-02-01 18:53:26 +000079 __RT_SVC_DESCS_END__ = .;
80
Yatharth Kochar9518d022016-03-11 14:20:19 +000081#if ENABLE_PMF
82 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
83 . = ALIGN(8);
84 __PMF_SVC_DESCS_START__ = .;
85 KEEP(*(pmf_svc_descs))
86 __PMF_SVC_DESCS_END__ = .;
87#endif /* ENABLE_PMF */
88
Soby Mathewc704cbc2014-08-14 11:33:56 +010089 /*
90 * Ensure 8-byte alignment for cpu_ops so that its fields are also
91 * aligned. Also ensure cpu_ops inclusion.
92 */
93 . = ALIGN(8);
94 __CPU_OPS_START__ = .;
95 KEEP(*(cpu_ops))
96 __CPU_OPS_END__ = .;
97
Achin Guptab739f222014-01-18 16:50:09 +000098 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000099 __RO_END_UNALIGNED__ = .;
100 /*
101 * Memory page(s) mapped to this section will be marked as read-only,
102 * executable. No RW data from the next section must creep in.
103 * Ensure the rest of the current memory page is unused.
104 */
105 . = NEXT(4096);
106 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107 } >RAM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +0100108#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
Soby Mathewc704cbc2014-08-14 11:33:56 +0100110 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
111 "cpu_ops not defined for this platform.")
112
Achin Guptae9c4a642015-09-11 16:03:13 +0100113 /*
114 * Define a linker symbol to mark start of the RW memory area for this
115 * image.
116 */
117 __RW_START__ = . ;
118
Douglas Raillard306593d2017-02-24 18:14:15 +0000119 /*
120 * .data must be placed at a lower address than the stacks if the stack
121 * protector is enabled. Alternatively, the .data.stack_protector_canary
122 * section can be placed independently of the main .data section.
123 */
124 .data . : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000125 __DATA_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000126 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000127 __DATA_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128 } >RAM
129
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100130#ifdef BL31_PROGBITS_LIMIT
Juan Castillo7d199412015-12-14 09:35:25 +0000131 ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.")
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100132#endif
133
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000134 stacks (NOLOAD) : {
135 __STACKS_START__ = .;
136 *(tzfw_normal_stacks)
137 __STACKS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100138 } >RAM
139
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000140 /*
141 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000142 * Its base address should be 16-byte aligned for better performance of the
143 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000144 */
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100145 .bss (NOLOAD) : ALIGN(16) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000146 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000147 *(.bss*)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100148 *(COMMON)
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100149#if !USE_COHERENT_MEM
150 /*
151 * Bakery locks are stored in normal .bss memory
152 *
153 * Each lock's data is spread across multiple cache lines, one per CPU,
154 * but multiple locks can share the same cache line.
155 * The compiler will allocate enough memory for one CPU's bakery locks,
156 * the remaining cache lines are allocated by the linker script
157 */
158 . = ALIGN(CACHE_WRITEBACK_GRANULE);
159 __BAKERY_LOCK_START__ = .;
160 *(bakery_lock)
161 . = ALIGN(CACHE_WRITEBACK_GRANULE);
Vikram Kanigiri405fafe2015-09-24 15:45:43 +0100162 __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(. - __BAKERY_LOCK_START__);
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100163 . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1));
164 __BAKERY_LOCK_END__ = .;
165#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE
166 ASSERT(__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE,
167 "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements");
168#endif
169#endif
Yatharth Kochar9518d022016-03-11 14:20:19 +0000170
171#if ENABLE_PMF
172 /*
173 * Time-stamps are stored in normal .bss memory
174 *
175 * The compiler will allocate enough memory for one CPU's time-stamps,
176 * the remaining memory for other CPU's is allocated by the
177 * linker script
178 */
179 . = ALIGN(CACHE_WRITEBACK_GRANULE);
180 __PMF_TIMESTAMP_START__ = .;
181 KEEP(*(pmf_timestamp_array))
182 . = ALIGN(CACHE_WRITEBACK_GRANULE);
183 __PMF_PERCPU_TIMESTAMP_END__ = .;
184 __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__);
185 . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1));
186 __PMF_TIMESTAMP_END__ = .;
187#endif /* ENABLE_PMF */
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000188 __BSS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189 } >RAM
190
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000191 /*
Jeenu Viswambharan97cc9ee2014-02-24 15:20:28 +0000192 * The xlat_table section is for full, aligned page tables (4K).
Achin Guptaa0cd9892014-02-09 13:30:38 +0000193 * Removing them from .bss avoids forcing 4K alignment on
194 * the .bss section and eliminates the unecessary zero init
195 */
196 xlat_table (NOLOAD) : {
197 *(xlat_table)
198 } >RAM
199
Soby Mathew2ae20432015-01-08 18:02:44 +0000200#if USE_COHERENT_MEM
Achin Guptaa0cd9892014-02-09 13:30:38 +0000201 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000202 * The base address of the coherent memory section must be page-aligned (4K)
203 * to guarantee that the coherent data are stored on their own pages and
204 * are not mixed with normal data. This is required to set up the correct
205 * memory attributes for the coherent data page tables.
206 */
207 coherent_ram (NOLOAD) : ALIGN(4096) {
208 __COHERENT_RAM_START__ = .;
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100209 /*
210 * Bakery locks are stored in coherent memory
211 *
212 * Each lock's data is contiguous and fully allocated by the compiler
213 */
214 *(bakery_lock)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000215 *(tzfw_coherent_mem)
216 __COHERENT_RAM_END_UNALIGNED__ = .;
217 /*
218 * Memory page(s) mapped to this section will be marked
219 * as device memory. No other unexpected data must creep in.
220 * Ensure the rest of the current memory page is unused.
221 */
222 . = NEXT(4096);
223 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100224 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000225#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100226
Achin Guptae9c4a642015-09-11 16:03:13 +0100227 /*
228 * Define a linker symbol to mark end of the RW memory area for this
229 * image.
230 */
231 __RW_END__ = .;
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000232 __BL31_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000234 __BSS_SIZE__ = SIZEOF(.bss);
Soby Mathew2ae20432015-01-08 18:02:44 +0000235#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000236 __COHERENT_RAM_UNALIGNED_SIZE__ =
237 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000238#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Juan Castillo7d199412015-12-14 09:35:25 +0000240 ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100241}