blob: 3a3fbd9a7131853105f72103be58d7c96af66f9b [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Douglas Raillard21362a92016-12-02 13:51:54 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handleyed6ff952014-05-14 17:44:19 +010031#include <platform_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010032
33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
34OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000035ENTRY(bl31_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010036
37
38MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010039 RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010040}
41
Caesar Wangd90f43e2016-10-11 09:36:00 +080042#ifdef PLAT_EXTRA_LD_SCRIPT
43#include <plat.ld.S>
44#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010045
46SECTIONS
47{
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000048 . = BL31_BASE;
49 ASSERT(. == ALIGN(4096),
50 "BL31_BASE address is not aligned on a page boundary.")
Achin Gupta4f6ad662013-10-25 09:08:21 +010051
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010052#if SEPARATE_CODE_AND_RODATA
53 .text . : {
54 __TEXT_START__ = .;
55 *bl31_entrypoint.o(.text*)
56 *(.text*)
57 *(.vectors)
58 . = NEXT(4096);
59 __TEXT_END__ = .;
60 } >RAM
61
62 .rodata . : {
63 __RODATA_START__ = .;
64 *(.rodata*)
65
66 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
67 . = ALIGN(8);
68 __RT_SVC_DESCS_START__ = .;
69 KEEP(*(rt_svc_descs))
70 __RT_SVC_DESCS_END__ = .;
71
72#if ENABLE_PMF
73 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
74 . = ALIGN(8);
75 __PMF_SVC_DESCS_START__ = .;
76 KEEP(*(pmf_svc_descs))
77 __PMF_SVC_DESCS_END__ = .;
78#endif /* ENABLE_PMF */
79
80 /*
81 * Ensure 8-byte alignment for cpu_ops so that its fields are also
82 * aligned. Also ensure cpu_ops inclusion.
83 */
84 . = ALIGN(8);
85 __CPU_OPS_START__ = .;
86 KEEP(*(cpu_ops))
87 __CPU_OPS_END__ = .;
88
89 . = NEXT(4096);
90 __RODATA_END__ = .;
91 } >RAM
92#else
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000093 ro . : {
94 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000095 *bl31_entrypoint.o(.text*)
96 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000097 *(.rodata*)
Achin Gupta7421b462014-02-01 18:53:26 +000098
Andrew Thoelkee01ea342014-03-18 07:13:52 +000099 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
Achin Gupta7421b462014-02-01 18:53:26 +0000100 . = ALIGN(8);
101 __RT_SVC_DESCS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000102 KEEP(*(rt_svc_descs))
Achin Gupta7421b462014-02-01 18:53:26 +0000103 __RT_SVC_DESCS_END__ = .;
104
Yatharth Kochar9518d022016-03-11 14:20:19 +0000105#if ENABLE_PMF
106 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
107 . = ALIGN(8);
108 __PMF_SVC_DESCS_START__ = .;
109 KEEP(*(pmf_svc_descs))
110 __PMF_SVC_DESCS_END__ = .;
111#endif /* ENABLE_PMF */
112
Soby Mathewc704cbc2014-08-14 11:33:56 +0100113 /*
114 * Ensure 8-byte alignment for cpu_ops so that its fields are also
115 * aligned. Also ensure cpu_ops inclusion.
116 */
117 . = ALIGN(8);
118 __CPU_OPS_START__ = .;
119 KEEP(*(cpu_ops))
120 __CPU_OPS_END__ = .;
121
Achin Guptab739f222014-01-18 16:50:09 +0000122 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000123 __RO_END_UNALIGNED__ = .;
124 /*
125 * Memory page(s) mapped to this section will be marked as read-only,
126 * executable. No RW data from the next section must creep in.
127 * Ensure the rest of the current memory page is unused.
128 */
129 . = NEXT(4096);
130 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131 } >RAM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +0100132#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100133
Soby Mathewc704cbc2014-08-14 11:33:56 +0100134 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
135 "cpu_ops not defined for this platform.")
136
Achin Guptae9c4a642015-09-11 16:03:13 +0100137 /*
138 * Define a linker symbol to mark start of the RW memory area for this
139 * image.
140 */
141 __RW_START__ = . ;
142
Douglas Raillard306593d2017-02-24 18:14:15 +0000143 /*
144 * .data must be placed at a lower address than the stacks if the stack
145 * protector is enabled. Alternatively, the .data.stack_protector_canary
146 * section can be placed independently of the main .data section.
147 */
148 .data . : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000149 __DATA_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000150 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000151 __DATA_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152 } >RAM
153
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100154#ifdef BL31_PROGBITS_LIMIT
Juan Castillo7d199412015-12-14 09:35:25 +0000155 ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.")
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100156#endif
157
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000158 stacks (NOLOAD) : {
159 __STACKS_START__ = .;
160 *(tzfw_normal_stacks)
161 __STACKS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162 } >RAM
163
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000164 /*
165 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000166 * Its base address should be 16-byte aligned for better performance of the
167 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000168 */
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100169 .bss (NOLOAD) : ALIGN(16) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000170 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000171 *(.bss*)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100172 *(COMMON)
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100173#if !USE_COHERENT_MEM
174 /*
175 * Bakery locks are stored in normal .bss memory
176 *
177 * Each lock's data is spread across multiple cache lines, one per CPU,
178 * but multiple locks can share the same cache line.
179 * The compiler will allocate enough memory for one CPU's bakery locks,
180 * the remaining cache lines are allocated by the linker script
181 */
182 . = ALIGN(CACHE_WRITEBACK_GRANULE);
183 __BAKERY_LOCK_START__ = .;
184 *(bakery_lock)
185 . = ALIGN(CACHE_WRITEBACK_GRANULE);
Vikram Kanigiri405fafe2015-09-24 15:45:43 +0100186 __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(. - __BAKERY_LOCK_START__);
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100187 . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1));
188 __BAKERY_LOCK_END__ = .;
189#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE
190 ASSERT(__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE,
191 "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements");
192#endif
193#endif
Yatharth Kochar9518d022016-03-11 14:20:19 +0000194
195#if ENABLE_PMF
196 /*
197 * Time-stamps are stored in normal .bss memory
198 *
199 * The compiler will allocate enough memory for one CPU's time-stamps,
200 * the remaining memory for other CPU's is allocated by the
201 * linker script
202 */
203 . = ALIGN(CACHE_WRITEBACK_GRANULE);
204 __PMF_TIMESTAMP_START__ = .;
205 KEEP(*(pmf_timestamp_array))
206 . = ALIGN(CACHE_WRITEBACK_GRANULE);
207 __PMF_PERCPU_TIMESTAMP_END__ = .;
208 __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__);
209 . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1));
210 __PMF_TIMESTAMP_END__ = .;
211#endif /* ENABLE_PMF */
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000212 __BSS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100213 } >RAM
214
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000215 /*
Jeenu Viswambharan97cc9ee2014-02-24 15:20:28 +0000216 * The xlat_table section is for full, aligned page tables (4K).
Achin Guptaa0cd9892014-02-09 13:30:38 +0000217 * Removing them from .bss avoids forcing 4K alignment on
218 * the .bss section and eliminates the unecessary zero init
219 */
220 xlat_table (NOLOAD) : {
221 *(xlat_table)
222 } >RAM
223
Soby Mathew2ae20432015-01-08 18:02:44 +0000224#if USE_COHERENT_MEM
Achin Guptaa0cd9892014-02-09 13:30:38 +0000225 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000226 * The base address of the coherent memory section must be page-aligned (4K)
227 * to guarantee that the coherent data are stored on their own pages and
228 * are not mixed with normal data. This is required to set up the correct
229 * memory attributes for the coherent data page tables.
230 */
231 coherent_ram (NOLOAD) : ALIGN(4096) {
232 __COHERENT_RAM_START__ = .;
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100233 /*
234 * Bakery locks are stored in coherent memory
235 *
236 * Each lock's data is contiguous and fully allocated by the compiler
237 */
238 *(bakery_lock)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000239 *(tzfw_coherent_mem)
240 __COHERENT_RAM_END_UNALIGNED__ = .;
241 /*
242 * Memory page(s) mapped to this section will be marked
243 * as device memory. No other unexpected data must creep in.
244 * Ensure the rest of the current memory page is unused.
245 */
246 . = NEXT(4096);
247 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100248 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000249#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250
Achin Guptae9c4a642015-09-11 16:03:13 +0100251 /*
252 * Define a linker symbol to mark end of the RW memory area for this
253 * image.
254 */
255 __RW_END__ = .;
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000256 __BL31_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000258 __BSS_SIZE__ = SIZEOF(.bss);
Soby Mathew2ae20432015-01-08 18:02:44 +0000259#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000260 __COHERENT_RAM_UNALIGNED_SIZE__ =
261 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000262#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100263
Juan Castillo7d199412015-12-14 09:35:25 +0000264 ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100265}