blob: 4e20c310a44b05fb41e4818cc3518d35251c7137 [file] [log] [blame]
Juan Castillo0c70c572014-08-12 13:04:43 +01001/*
Jeenu Viswambharan75421132018-01-31 14:52:08 +00002 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01007#ifndef FVP_DEF_H
8#define FVP_DEF_H
9
10#include <utils_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010011
Soby Mathew47e43f22016-02-01 14:04:34 +000012#ifndef FVP_CLUSTER_COUNT
13#define FVP_CLUSTER_COUNT 2
14#endif
Jeenu Viswambharan75421132018-01-31 14:52:08 +000015
16#ifndef FVP_MAX_CPUS_PER_CLUSTER
Dan Handley2b6b5742015-03-19 19:17:53 +000017#define FVP_MAX_CPUS_PER_CLUSTER 4
Jeenu Viswambharan75421132018-01-31 14:52:08 +000018#endif
Dan Handley2b6b5742015-03-19 19:17:53 +000019
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000020#ifndef FVP_MAX_PE_PER_CPU
21# define FVP_MAX_PE_PER_CPU 1
22#endif
23
Dan Handley2b6b5742015-03-19 19:17:53 +000024#define FVP_PRIMARY_CPU 0x0
Juan Castillo0c70c572014-08-12 13:04:43 +010025
Soby Mathew7356b1e2016-03-24 10:12:42 +000026/* Defines for the Interconnect build selection */
27#define FVP_CCI 1
28#define FVP_CCN 2
29
Dan Handleyed6ff952014-05-14 17:44:19 +010030/*******************************************************************************
31 * FVP memory map related constants
32 ******************************************************************************/
33
Dan Handley2b6b5742015-03-19 19:17:53 +000034#define FLASH1_BASE 0x0c000000
35#define FLASH1_SIZE 0x04000000
Juan Castillo0c70c572014-08-12 13:04:43 +010036
Dan Handley2b6b5742015-03-19 19:17:53 +000037#define PSRAM_BASE 0x14000000
38#define PSRAM_SIZE 0x04000000
Juan Castillo42a617d2014-09-24 10:00:06 +010039
Dan Handley2b6b5742015-03-19 19:17:53 +000040#define VRAM_BASE 0x18000000
41#define VRAM_SIZE 0x02000000
Dan Handleyed6ff952014-05-14 17:44:19 +010042
43/* Aggregate of all devices in the first GB */
Dan Handley2b6b5742015-03-19 19:17:53 +000044#define DEVICE0_BASE 0x20000000
45#define DEVICE0_SIZE 0x0c200000
Dan Handleyed6ff952014-05-14 17:44:19 +010046
Soby Mathew7356b1e2016-03-24 10:12:42 +000047/*
48 * In case of FVP models with CCN, the CCN register space overlaps into
49 * the NSRAM area.
50 */
51#if FVP_INTERCONNECT_DRIVER == FVP_CCN
52#define DEVICE1_BASE 0x2e000000
53#define DEVICE1_SIZE 0x1A00000
54#else
Dan Handley2b6b5742015-03-19 19:17:53 +000055#define DEVICE1_BASE 0x2f000000
56#define DEVICE1_SIZE 0x200000
Soby Mathew7356b1e2016-03-24 10:12:42 +000057#define NSRAM_BASE 0x2e000000
58#define NSRAM_SIZE 0x10000
59#endif
Juan Castillo31a68f02015-04-14 12:49:03 +010060/* Devices in the second GB */
61#define DEVICE2_BASE 0x7fe00000
62#define DEVICE2_SIZE 0x00200000
63
Dan Handley2b6b5742015-03-19 19:17:53 +000064#define PCIE_EXP_BASE 0x40000000
65#define TZRNG_BASE 0x7fe60000
Juan Castillobfb7fa62016-01-22 11:05:57 +000066
67/* Non-volatile counters */
68#define TRUSTED_NVCTR_BASE 0x7fe70000
69#define TFW_NVCTR_BASE (TRUSTED_NVCTR_BASE + 0x0000)
70#define TFW_NVCTR_SIZE 4
71#define NTFW_CTR_BASE (TRUSTED_NVCTR_BASE + 0x0004)
72#define NTFW_CTR_SIZE 4
Juan Castillo31a68f02015-04-14 12:49:03 +010073
74/* Keys */
75#define SOC_KEYS_BASE 0x7fe80000
76#define TZ_PUB_KEY_HASH_BASE (SOC_KEYS_BASE + 0x0000)
77#define TZ_PUB_KEY_HASH_SIZE 32
78#define HU_KEY_BASE (SOC_KEYS_BASE + 0x0020)
79#define HU_KEY_SIZE 16
80#define END_KEY_BASE (SOC_KEYS_BASE + 0x0044)
81#define END_KEY_SIZE 32
Juan Castillof3e02182014-12-19 09:28:30 +000082
Dan Handley2b6b5742015-03-19 19:17:53 +000083/* Constants to distinguish FVP type */
84#define HBI_BASE_FVP 0x020
85#define REV_BASE_FVP_V0 0x0
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010086#define REV_BASE_FVP_REVC 0x2
Juan Castillof3e02182014-12-19 09:28:30 +000087
Dan Handley2b6b5742015-03-19 19:17:53 +000088#define HBI_FOUNDATION_FVP 0x010
89#define REV_FOUNDATION_FVP_V2_0 0x0
90#define REV_FOUNDATION_FVP_V2_1 0x1
91#define REV_FOUNDATION_FVP_v9_1 0x2
Sandrine Bailleux8b33d702016-09-22 09:46:50 +010092#define REV_FOUNDATION_FVP_v9_6 0x3
Dan Handleyed6ff952014-05-14 17:44:19 +010093
Dan Handley2b6b5742015-03-19 19:17:53 +000094#define BLD_GIC_VE_MMAP 0x0
95#define BLD_GIC_A53A57_MMAP 0x1
Dan Handleyed6ff952014-05-14 17:44:19 +010096
Dan Handley2b6b5742015-03-19 19:17:53 +000097#define ARCH_MODEL 0x1
Dan Handleyed6ff952014-05-14 17:44:19 +010098
99/* FVP Power controller base address*/
Dan Handley2b6b5742015-03-19 19:17:53 +0000100#define PWRC_BASE 0x1c100000
Dan Handleyed6ff952014-05-14 17:44:19 +0100101
Ryan Harkinf96fc8f2015-03-17 14:54:01 +0000102/* FVP SP804 timer frequency is 35 MHz*/
Juan Castillofd383b42015-12-01 16:10:15 +0000103#define SP804_TIMER_CLKMULT 1
104#define SP804_TIMER_CLKDIV 35
105
106/* SP810 controller. FVP specific flags */
107#define FVP_SP810_CTRL_TIM0_OV (1 << 16)
108#define FVP_SP810_CTRL_TIM1_OV (1 << 18)
109#define FVP_SP810_CTRL_TIM2_OV (1 << 20)
110#define FVP_SP810_CTRL_TIM3_OV (1 << 22)
Dan Handleyed6ff952014-05-14 17:44:19 +0100111
112/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +0100113 * GIC-400 & interrupt handling related constants
114 ******************************************************************************/
115/* VE compatible GIC memory map */
116#define VE_GICD_BASE 0x2c001000
117#define VE_GICC_BASE 0x2c002000
118#define VE_GICH_BASE 0x2c004000
119#define VE_GICV_BASE 0x2c006000
120
121/* Base FVP compatible GIC memory map */
122#define BASE_GICD_BASE 0x2f000000
123#define BASE_GICR_BASE 0x2f100000
124#define BASE_GICC_BASE 0x2c000000
125#define BASE_GICH_BASE 0x2c010000
126#define BASE_GICV_BASE 0x2c02f000
127
Vikram Kanigirif3bcea22015-06-24 17:51:09 +0100128#define FVP_IRQ_TZ_WDOG 56
129#define FVP_IRQ_SEC_SYS_TIMER 57
Soby Mathew69817f72014-07-14 15:43:21 +0100130
Soby Mathew69817f72014-07-14 15:43:21 +0100131
Dan Handleyed6ff952014-05-14 17:44:19 +0100132/*******************************************************************************
133 * TrustZone address space controller related constants
134 ******************************************************************************/
Dan Handleyed6ff952014-05-14 17:44:19 +0100135
Dan Handleyed6ff952014-05-14 17:44:19 +0100136/* NSAIDs used by devices in TZC filter 0 on FVP */
137#define FVP_NSAID_DEFAULT 0
138#define FVP_NSAID_PCI 1
139#define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */
140#define FVP_NSAID_AP 9 /* Application Processors */
141#define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */
142
143/* NSAIDs used by devices in TZC filter 2 on FVP */
144#define FVP_NSAID_HDLCD0 2
145#define FVP_NSAID_CLCD 7
146
Roberto Vargasbcca6c62018-06-11 16:15:35 +0100147/*******************************************************************************
148 * Memprotect definitions
149 ******************************************************************************/
150/* PSCI memory protect definitions:
151 * This variable is stored in a non-secure flash because some ARM reference
152 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
153 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
154 */
155#define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \
156 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
157
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100158#endif /* FVP_DEF_H */