blob: c18c1552c94c5cb55d31262f877ca53994dd1f21 [file] [log] [blame]
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001Build Options
2=============
3
4The TF-A build system supports the following build options. Unless mentioned
5otherwise, these options are expected to be specified at the build command
6line and are not to be modified in any component makefiles. Note that the
7build system doesn't track dependency for build options. Therefore, if any of
8the build options are changed from a previous build, a clean build must be
9performed.
10
11.. _build_options_common:
12
13Common build options
14--------------------
15
16- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
17 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
18 code having a smaller resulting size.
19
20- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
21 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
22 directory containing the SP source, relative to the ``bl32/``; the directory
23 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
24
johpow01fa59c6f2020-10-02 13:41:11 -050025- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
26 zero at all but the highest implemented exception level. Reads from the
27 memory mapped view are unaffected by this control.
28
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010029- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
30 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
31 ``aarch64``.
32
Alexei Fedorov132e6652020-12-07 16:38:53 +000033- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
34 one or more feature modifiers. This option has the form ``[no]feature+...``
35 and defaults to ``none``. It translates into compiler option
36 ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
37 list of supported feature modifiers.
38
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010039- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
40 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
41 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
42 :ref:`Firmware Design`.
43
44- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
45 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
46 *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
47
Manish V Badarkheb59efca2023-06-27 11:40:21 +010048- ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded
49 SP nodes in tb_fw_config.
50
51- ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the
52 SPMC Core manifest. Valid when ``SPD=spmd`` is selected.
53
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010054- ``BL2``: This is an optional build option which specifies the path to BL2
55 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
56 built.
57
58- ``BL2U``: This is an optional build option which specifies the path to
59 BL2U image. In this case, the BL2U in TF-A will not be built.
60
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -060061- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
62 vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
63 entrypoint) or 1 (CPU reset to BL2 entrypoint).
64 The default value is 0.
65
66- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
67 While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
68 true in a 4-world system where RESET_TO_BL2 is 0.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010069
Balint Dobszay719ba9c2021-03-26 16:23:18 +010070- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
71 FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
72
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010073- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
74 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
75 the RW sections in RAM, while leaving the RO sections in place. This option
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -060076 enable this use-case. For now, this option is only supported
77 when RESET_TO_BL2 is set to '1'.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010078
79- ``BL31``: This is an optional build option which specifies the path to
80 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
81 be built.
82
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +020083- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
84 file that contains the BL31 private key in PEM format or a PKCS11 URI. If
85 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010086
87- ``BL32``: This is an optional build option which specifies the path to
88 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
89 be built.
90
91- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
92 Trusted OS Extra1 image for the ``fip`` target.
93
94- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
95 Trusted OS Extra2 image for the ``fip`` target.
96
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +020097- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
98 file that contains the BL32 private key in PEM format or a PKCS11 URI. If
99 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100100
101- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
102 ``fip`` target in case TF-A BL2 is used.
103
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200104- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
105 file that contains the BL33 private key in PEM format or a PKCS11 URI. If
106 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100107
108- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
109 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
110 If enabled, it is needed to use a compiler that supports the option
111 ``-mbranch-protection``. Selects the branch protection features to use:
112- 0: Default value turns off all types of branch protection
113- 1: Enables all types of branch protection features
114- 2: Return address signing to its standard level
115- 3: Extend the signing to include leaf functions
Alexei Fedorove039e482020-06-19 14:33:49 +0100116- 4: Turn on branch target identification mechanism
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100117
118 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
119 and resulting PAuth/BTI features.
120
121 +-------+--------------+-------+-----+
122 | Value | GCC option | PAuth | BTI |
123 +=======+==============+=======+=====+
124 | 0 | none | N | N |
125 +-------+--------------+-------+-----+
126 | 1 | standard | Y | Y |
127 +-------+--------------+-------+-----+
128 | 2 | pac-ret | Y | N |
129 +-------+--------------+-------+-----+
130 | 3 | pac-ret+leaf | Y | N |
131 +-------+--------------+-------+-----+
Alexei Fedorove039e482020-06-19 14:33:49 +0100132 | 4 | bti | N | Y |
133 +-------+--------------+-------+-----+
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100134
Manish Pandey34a305e2021-10-21 21:53:49 +0100135 This option defaults to 0.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100136 Note that Pointer Authentication is enabled for Non-secure world
137 irrespective of the value of this option if the CPU supports it.
138
139- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
140 compilation of each build. It must be set to a C string (including quotes
141 where applicable). Defaults to a string that contains the time and date of
142 the compilation.
143
144- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
145 build to be uniquely identified. Defaults to the current git commit id.
146
Grant Likely388248a2020-07-30 08:50:10 +0100147- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
148
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100149- ``CFLAGS``: Extra user options appended on the compiler's command line in
150 addition to the options set by the build system.
151
152- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
153 release several CPUs out of reset. It can take either 0 (several CPUs may be
154 brought up) or 1 (only one CPU will ever be brought up during cold reset).
155 Default is 0. If the platform always brings up a single CPU, there is no
156 need to distinguish between primary and secondary CPUs and the boot path can
157 be optimised. The ``plat_is_my_cpu_primary()`` and
158 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
159 to be implemented in this case.
160
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +0100161- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
162 Defaults to ``tbbr``.
163
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100164- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
165 register state when an unexpected exception occurs during execution of
166 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
167 this is only enabled for a debug build of the firmware.
168
169- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
170 certificate generation tool to create new keys in case no valid keys are
171 present or specified. Allowed options are '0' or '1'. Default is '1'.
172
173- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
174 the AArch32 system registers to be included when saving and restoring the
175 CPU context. The option must be set to 0 for AArch64-only platforms (that
176 is on hardware that does not implement AArch32, or at least not at EL1 and
177 higher ELs). Default value is 1.
178
179- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
180 registers to be included when saving and restoring the CPU context. Default
181 is 0.
182
Arvind Ram Prakash4851b492023-10-06 14:35:21 -0500183- ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the
184 Memory System Resource Partitioning and Monitoring (MPAM)
185 registers to be included when saving and restoring the CPU context.
186 Default is '0'.
187
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000188- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
189 registers to be saved/restored when entering/exiting an EL2 execution
190 context. This flag can take values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000191 ``ENABLE_FEAT`` mechanism. Default value is 0.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000192
193- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
194 Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
195 to be included when saving and restoring the CPU context as part of world
Andre Przywara9563c502023-11-23 16:40:13 +0000196 switch. This flag can take values 0 to 2, to align with ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000197 mechanism. Default value is 0.
198
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100199 Note that Pointer Authentication is enabled for Non-secure world irrespective
200 of the value of this flag if the CPU supports it.
201
202- ``DEBUG``: Chooses between a debug and release build. It can take either 0
203 (release) or 1 (debug) as values. 0 is the default.
204
Sumit Garg392e4df2019-11-15 10:43:00 +0530205- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
206 authenticated decryption algorithm to be used to decrypt firmware/s during
207 boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
208 this flag is ``none`` to disable firmware decryption which is an optional
Manish Pandey34a305e2021-10-21 21:53:49 +0100209 feature as per TBBR.
Sumit Garg392e4df2019-11-15 10:43:00 +0530210
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100211- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
212 of the binary image. If set to 1, then only the ELF image is built.
213 0 is the default.
214
Boyan Karatotev677ed8a2023-02-16 09:45:29 +0000215- ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded
216 PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards.
Andre Przywara9563c502023-11-23 16:40:13 +0000217 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Boyan Karatotev677ed8a2023-02-16 09:45:29 +0000218 mechanism. Default is ``0``.
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000219
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100220- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
221 Board Boot authentication at runtime. This option is meant to be enabled only
222 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
223 flag has to be enabled. 0 is the default.
224
225- ``E``: Boolean option to make warnings into errors. Default is 1.
226
Boyan Karatoteve9e7e8a2022-12-07 10:26:48 +0000227 When specifying higher warnings levels (``W=1`` and higher), this option
228 defaults to 0. This is done to encourage contributors to use them, as they
229 are expected to produce warnings that would otherwise fail the build. New
230 contributions are still expected to build with ``W=0`` and ``E=1`` (the
231 default).
232
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100233- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
234 the normal boot flow. It must specify the entry point address of the EL3
235 payload. Please refer to the "Booting an EL3 payload" section for more
236 details.
237
Chris Kay925fda42021-05-25 10:42:56 +0100238- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
239 (also known as group 1 counters). These are implementation-defined counters,
240 and as such require additional platform configuration. Default is 0.
241
Chris Kayf11909f2021-08-19 11:21:52 +0100242- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which
243 allows platforms with auxiliary counters to describe them via the
244 ``HW_CONFIG`` device tree blob. Default is 0.
245
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100246- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
247 are compiled out. For debug builds, this option defaults to 1, and calls to
248 ``assert()`` are left in place. For release builds, this option defaults to 0
249 and calls to ``assert()`` function are compiled out. This option can be set
250 independently of ``DEBUG``. It can also be used to hide any auxiliary code
251 that is only required for the assertion and does not fit in the assertion
252 itself.
253
Alexei Fedorovb8f26e92020-02-06 17:11:03 +0000254- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100255 dumps or not. It is supported in both AArch64 and AArch32. However, in
256 AArch32 the format of the frame records are not defined in the AAPCS and they
257 are defined by the implementation. This implementation of backtrace only
258 supports the format used by GCC when T32 interworking is disabled. For this
259 reason enabling this option in AArch32 will force the compiler to only
260 generate A32 code. This option is enabled by default only in AArch64 debug
261 builds, but this behaviour can be overridden in each platform's Makefile or
262 in the build command line.
263
Andre Przywara9563c502023-11-23 16:40:13 +0000264- ``ENABLE_FEAT``
265 The Arm architecture defines several architecture extension features,
266 named FEAT_xxx in the architecure manual. Some of those features require
267 setup code in higher exception levels, other features might be used by TF-A
268 code itself.
269 Most of the feature flags defined in the TF-A build system permit to take
270 the values 0, 1 or 2, with the following meaning:
271
272 ::
273
274 ENABLE_FEAT_* = 0: Feature is disabled statically at compile time.
275 ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time.
276 ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime.
277
278 When setting the flag to 0, the feature is disabled during compilation,
279 and the compiler's optimisation stage and the linker will try to remove
280 as much of this code as possible.
281 If it is defined to 1, the code will use the feature unconditionally, so the
282 CPU is expected to support that feature. The FEATURE_DETECTION debug
283 feature, if enabled, will verify this.
284 If the feature flag is set to 2, support for the feature will be compiled
285 in, but its existence will be checked at runtime, so it works on CPUs with
286 or without the feature. This is mostly useful for platforms which either
287 support multiple different CPUs, or where the CPU is configured at runtime,
288 like in emulators.
289
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000290- ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
291 extensions. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000292 ``ENABLE_FEAT`` mechanism. This is an optional architectural feature
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000293 available on v8.4 onwards. Some v8.2 implementations also implement an AMU
294 and this option can be used to enable this feature on those systems as well.
295 This flag can take the values 0 to 2, the default is 0.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000296
297- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
298 extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
299 onwards. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000300 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000301
302- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
303 extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
304 register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
305 optional feature available on Arm v8.0 onwards. This flag can take values
Andre Przywara9563c502023-11-23 16:40:13 +0000306 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000307 Default value is ``0``.
308
Sona Mathew3b84c962023-10-25 16:48:19 -0500309- ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3``
310 extension. This feature is supported in AArch64 state only and is an optional
311 feature available in Arm v8.0 implementations.
312 ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``.
313 The flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
314 mechanism. Default value is ``0``.
315
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000316- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
317 Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
318 ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4
319 and upwards. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000320 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000321
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000322- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000323 Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
324 Physical Offset register) during EL2 to EL3 context save/restore operations.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000325 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
Andre Przywara9563c502023-11-23 16:40:13 +0000326 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000327 mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000328
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000329- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000330 feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000331 Read Trap Register) during EL2 to EL3 context save/restore operations.
332 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
Andre Przywara9563c502023-11-23 16:40:13 +0000333 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000334 mechanism. Default value is ``0``.
335
336- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
337 allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
338 well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
339 mandatory architectural feature and is enabled from v8.7 and upwards. This
Andre Przywara9563c502023-11-23 16:40:13 +0000340 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000341 mechanism. Default value is ``0``.
342
Govindraj Rajad7b63ac2024-01-26 10:08:37 -0600343- ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2
344 if the platform wants to use this feature and MTE2 is enabled at ELX.
345 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
346 mechanism. Default value is ``0``.
Govindraj Raja24d3a4e2023-12-21 13:57:49 -0600347
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000348- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
349 Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
350 permission fault for any privileged data access from EL1/EL2 to virtual
351 memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
352 mandatory architectural feature and is enabled from v8.1 and upwards. This
Andre Przywara9563c502023-11-23 16:40:13 +0000353 flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000354 mechanism. Default value is ``0``.
355
356- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
357 ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
Andre Przywara9563c502023-11-23 16:40:13 +0000358 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400359 mechanism. Default value is ``0``.
360
361- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
362 extension. This feature is only supported in AArch64 state. This flag can
Andre Przywara9563c502023-11-23 16:40:13 +0000363 take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400364 Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
365 Armv8.5 onwards.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000366
Andre Przywara46880dc2022-11-17 16:42:09 +0000367- ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
368 (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
369 defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
370 later CPUs. It is enabled from v8.5 and upwards and if needed can be
371 overidden from platforms explicitly.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000372
373- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
374 extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
Andre Przywara9563c502023-11-23 16:40:13 +0000375 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000376 mechanism. Default is ``0``.
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000377
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100378- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
379 trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
380 available on Arm v8.6. This flag can take values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000381 ``ENABLE_FEAT`` mechanism. Default is ``0``.
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100382
383 When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
384 delayed by the amount of value in ``TWED_DELAY``.
385
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000386- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
387 Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
388 during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
389 architectural feature and is enabled from v8.1 and upwards. It can take
Andre Przywara9563c502023-11-23 16:40:13 +0000390 values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000391 Default value is ``0``.
johpow01f91e59f2021-08-04 19:38:18 -0500392
Mark Brownc37eee72023-03-14 20:13:03 +0000393- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
394 allow access to TCR2_EL2 (extended translation control) from EL2 as
395 well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
396 mandatory architectural feature and is enabled from v8.9 and upwards. This
Andre Przywara9563c502023-11-23 16:40:13 +0000397 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brownc37eee72023-03-14 20:13:03 +0000398 mechanism. Default value is ``0``.
399
Mark Brown293a6612023-03-14 20:48:43 +0000400- ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
401 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara9563c502023-11-23 16:40:13 +0000402 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown293a6612023-03-14 20:48:43 +0000403 mechanism. Default value is ``0``.
404
405- ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
406 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara9563c502023-11-23 16:40:13 +0000407 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown293a6612023-03-14 20:48:43 +0000408 mechanism. Default value is ``0``.
409
410- ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
411 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara9563c502023-11-23 16:40:13 +0000412 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown293a6612023-03-14 20:48:43 +0000413 mechanism. Default value is ``0``.
414
415- ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
416 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara9563c502023-11-23 16:40:13 +0000417 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown293a6612023-03-14 20:48:43 +0000418 mechanism. Default value is ``0``.
419
Mark Brown326f2952023-03-14 21:33:04 +0000420- ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
421 allow use of Guarded Control Stack from EL2 as well as adding the GCS
422 registers to the EL2 context save/restore operations. This flag can take
Andre Przywara9563c502023-11-23 16:40:13 +0000423 the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Mark Brown326f2952023-03-14 21:33:04 +0000424 Default value is ``0``.
425
Sandrine Bailleux11427302019-12-17 09:38:08 +0100426- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
zelalem-aweked5f45272019-11-12 16:20:17 -0600427 support in GCC for TF-A. This option is currently only supported for
428 AArch64. Default is 0.
429
Arvind Ram Prakashab28d4b2023-10-11 12:10:56 -0500430- ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100431 feature. MPAM is an optional Armv8.4 extension that enables various memory
432 system components and resources to define partitions; software running at
433 various ELs can assign themselves to desired partition to control their
434 performance aspects.
435
Andre Przywara9563c502023-11-23 16:40:13 +0000436 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000437 mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
438 access their own MPAM registers without trapping into EL3. This option
439 doesn't make use of partitioning in EL3, however. Platform initialisation
440 code should configure and use partitions in EL3 as required. This option
Arvind Ram Prakashab28d4b2023-10-11 12:10:56 -0500441 defaults to ``2`` since MPAM is enabled by default for NS world only.
442 The flag is automatically disabled when the target
443 architecture is AArch32.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100444
Chris Kay03be39d2021-05-05 13:38:30 +0100445- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
446 Mitigation Mechanism supported by certain Arm cores, which allows the SoC
447 firmware to detect and limit high activity events to assist in SoC processor
448 power domain dynamic power budgeting and limit the triggering of whole-rail
449 (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
450
451- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which
452 allows platforms with cores supporting MPMM to describe them via the
453 ``HW_CONFIG`` device tree blob. Default is 0.
454
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100455- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
456 support within generic code in TF-A. This option is currently only supported
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600457 in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
458 in BL32 (SP_min) for AARCH32. Default is 0.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100459
460- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
461 Measurement Framework(PMF). Default is 0.
462
463- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
464 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
465 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
466 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
467 software.
468
469- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
470 instrumentation which injects timestamp collection points into TF-A to
471 allow runtime performance to be measured. Currently, only PSCI is
472 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
473 as well. Default is 0.
474
Andre Przywaraf3e8cfc2022-11-17 16:42:09 +0000475- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100476 extensions. This is an optional architectural feature for AArch64.
Andre Przywara9563c502023-11-23 16:40:13 +0000477 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Andre Przywaraf3e8cfc2022-11-17 16:42:09 +0000478 mechanism. The default is 2 but is automatically disabled when the target
479 architecture is AArch32.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100480
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +0000481- ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100482 (SVE) for the Non-secure world only. SVE is an optional architectural feature
483 for AArch64. Note that when SVE is enabled for the Non-secure world, access
Max Shvetsovc4502772021-03-22 11:59:37 +0000484 to SIMD and floating-point functionality from the Secure world is disabled by
485 default and controlled with ENABLE_SVE_FOR_SWD.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100486 This is to avoid corruption of the Non-secure world data in the Z-registers
487 which are aliased by the SIMD and FP registers. The build option is not
488 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000489 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS``
490 enabled. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000491 ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000492 used on systems that have SPM_MM enabled. The default is 1.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100493
Max Shvetsovc4502772021-03-22 11:59:37 +0000494- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world.
495 SVE is an optional architectural feature for AArch64. Note that this option
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000496 requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it is
497 automatically disabled when the target architecture is AArch32.
Max Shvetsovc4502772021-03-22 11:59:37 +0000498
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100499- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
500 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
501 default value is set to "none". "strong" is the recommended stack protection
502 level if this feature is desired. "none" disables the stack protection. For
503 all values other than "none", the ``plat_get_stack_protector_canary()``
504 platform hook needs to be implemented. The value is passed as the last
505 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
506
Sumit Gargc0c369c2019-11-15 18:47:53 +0530507- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
Manish Pandey34a305e2021-10-21 21:53:49 +0100508 flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530509
510- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
Manish Pandey34a305e2021-10-21 21:53:49 +0100511 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530512
513- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
514 either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
Manish Pandey34a305e2021-10-21 21:53:49 +0100515 on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530516
517- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
518 (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
Manish Pandey34a305e2021-10-21 21:53:49 +0100519 build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530520
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100521- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
522 deprecated platform APIs, helper functions or drivers within Trusted
523 Firmware as error. It can take the value 1 (flag the use of deprecated
524 APIs as error) or 0. The default is 0.
525
Rajasekaran Kalidoss46359002023-05-09 12:28:07 +0200526- ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can
527 configure an Arm® Ethos™-N NPU. To use this service the target platform's
528 ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only
529 the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform
530 only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0.
531
532- ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the
533 Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and
534 ``TRUSTED_BOARD_BOOT`` to be enabled.
535
536- ``ETHOSN_NPU_FW``: location of the NPU firmware binary
537 (```ethosn.bin```). This firmware image will be included in the FIP and
538 loaded at runtime.
539
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100540- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
541 targeted at EL3. When set ``0`` (default), no exceptions are expected or
Raghu Krishnamurthy669bf402022-07-25 14:44:33 -0700542 handled at EL3, and a panic will result. The exception to this rule is when
543 ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
544 occuring during normal world execution, are trapped to EL3. Any exception
545 trapped during secure world execution are trapped to the SPMC. This is
546 supported only for AArch64 builds.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100547
Javier Almansa Sobrino0d1f6b12020-09-18 16:47:07 +0100548- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
549 ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
550 Default value is 40 (LOG_LEVEL_INFO).
551
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100552- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
553 injection from lower ELs, and this build option enables lower ELs to use
554 Error Records accessed via System Registers to inject faults. This is
555 applicable only to AArch64 builds.
556
557 This feature is intended for testing purposes only, and is advisable to keep
558 disabled for production images.
559
560- ``FIP_NAME``: This is an optional build option which specifies the FIP
561 filename for the ``fip`` target. Default is ``fip.bin``.
562
563- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
564 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
565
Sumit Gargc0c369c2019-11-15 18:47:53 +0530566- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
567
568 ::
569
570 0: Encryption is done with Secret Symmetric Key (SSK) which is common
571 for a class of devices.
572 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
573 unique per device.
574
Manish Pandey34a305e2021-10-21 21:53:49 +0100575 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530576
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100577- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
578 tool to create certificates as per the Chain of Trust described in
579 :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
580 include the certificates in the FIP and FWU_FIP. Default value is '0'.
581
582 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
583 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
584 the corresponding certificates, and to include those certificates in the
585 FIP and FWU_FIP.
586
587 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
588 images will not include support for Trusted Board Boot. The FIP will still
589 include the corresponding certificates. This FIP can be used to verify the
590 Chain of Trust on the host machine through other mechanisms.
591
592 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
593 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
594 will not include the corresponding certificates, causing a boot failure.
595
596- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
597 inherent support for specific EL3 type interrupts. Setting this build option
598 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
Madhukar Pappireddy86350ae2020-07-29 09:37:25 -0500599 by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
600 :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100601 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
602 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
603 the Secure Payload interrupts needs to be synchronously handed over to Secure
604 EL1 for handling. The default value of this option is ``0``, which means the
605 Group 0 interrupts are assumed to be handled by Secure EL1.
606
Manish Pandey0e3379d2022-10-10 11:43:08 +0100607- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
608 Interrupts, resulting from errors in NS world, will be always trapped in
609 EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
610 will be trapped in the current exception level (or in EL1 if the current
611 exception level is EL0).
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100612
613- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
614 software operations are required for CPUs to enter and exit coherency.
615 However, newer systems exist where CPUs' entry to and exit from coherency
616 is managed in hardware. Such systems require software to only initiate these
617 operations, and the rest is managed in hardware, minimizing active software
618 management. In such systems, this boolean option enables TF-A to carry out
619 build and run-time optimizations during boot and power management operations.
620 This option defaults to 0 and if it is enabled, then it implies
621 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
622
623 If this flag is disabled while the platform which TF-A is compiled for
624 includes cores that manage coherency in hardware, then a compilation error is
625 generated. This is based on the fact that a system cannot have, at the same
626 time, cores that manage coherency in hardware and cores that don't. In other
627 words, a platform cannot have, at the same time, cores that require
628 ``HW_ASSISTED_COHERENCY=1`` and cores that require
629 ``HW_ASSISTED_COHERENCY=0``.
630
631 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
632 translation library (xlat tables v2) must be used; version 1 of translation
633 library is not supported.
634
Varun Wadekar0a46eb12023-04-13 21:06:18 +0100635- ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
636 implementation defined system register accesses from lower ELs. Default
637 value is ``0``.
638
Louis Mayencourtc1c2bf72020-02-13 08:21:34 +0000639- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
David Horstmannb2cc35f2021-01-21 12:29:59 +0000640 bottom, higher addresses at the top. This build flag can be set to '1' to
Louis Mayencourtc1c2bf72020-02-13 08:21:34 +0000641 invert this behavior. Lower addresses will be printed at the top and higher
642 addresses at the bottom.
643
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100644- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
645 used for generating the PKCS keys and subsequent signing of the certificate.
Lionel Debievefefeffb2022-11-14 11:03:42 +0100646 It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
647 and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
648 RSA 1.5 algorithm which is not TBBR compliant and is retained only for
649 compatibility. The default value of this flag is ``rsa`` which is the TBBR
650 compliant PKCS#1 RSA 2.1 scheme.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100651
Gilad Ben-Yossefa6e53422019-09-15 13:29:29 +0300652- ``KEY_SIZE``: This build flag enables the user to select the key size for
653 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
654 depend on the chosen algorithm and the cryptographic module.
655
Lionel Debievefefeffb2022-11-14 11:03:42 +0100656 +---------------------------+------------------------------------+
657 | KEY_ALG | Possible key sizes |
658 +===========================+====================================+
Sandrine Bailleux2f37ce62023-10-26 15:14:42 +0200659 | rsa | 1024 , 2048 (default), 3072, 4096 |
Lionel Debievefefeffb2022-11-14 11:03:42 +0100660 +---------------------------+------------------------------------+
laurenw-armc2a5dce2023-10-03 15:36:25 -0500661 | ecdsa | 256 (default), 384 |
Lionel Debievefefeffb2022-11-14 11:03:42 +0100662 +---------------------------+------------------------------------+
663 | ecdsa-brainpool-regular | unavailable |
664 +---------------------------+------------------------------------+
665 | ecdsa-brainpool-twisted | unavailable |
666 +---------------------------+------------------------------------+
667
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100668- ``HASH_ALG``: This build flag enables the user to select the secure hash
669 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
670 The default value of this flag is ``sha256``.
671
672- ``LDFLAGS``: Extra user options appended to the linkers' command line in
673 addition to the one set by the build system.
674
675- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
676 output compiled into the build. This should be one of the following:
677
678 ::
679
680 0 (LOG_LEVEL_NONE)
681 10 (LOG_LEVEL_ERROR)
682 20 (LOG_LEVEL_NOTICE)
683 30 (LOG_LEVEL_WARNING)
684 40 (LOG_LEVEL_INFO)
685 50 (LOG_LEVEL_VERBOSE)
686
687 All log output up to and including the selected log level is compiled into
688 the build. The default value is 40 in debug builds and 20 in release builds.
689
Alexei Fedorov913cb7e2020-01-23 14:27:38 +0000690- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
Manish V Badarkhe92de80a2021-12-16 10:41:47 +0000691 feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
692 provide trust that the code taking the measurements and recording them has
693 not been tampered with.
Sandrine Bailleux533d8b32021-06-10 11:18:04 +0200694
Manish Pandey34a305e2021-10-21 21:53:49 +0100695 This option defaults to 0.
Alexei Fedorov913cb7e2020-01-23 14:27:38 +0000696
Tamas Bana4260892023-06-07 13:35:04 +0200697- ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot
698 backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When
699 set to ``1`` then measurements and additional metadata collected during the
700 measured boot process are sent to the DICE Protection Environment for storage
701 and processing. A certificate chain, which represents the boot state of the
702 device, can be queried from the DPE.
703
Govindraj Raja81525652023-07-18 13:55:33 -0500704- ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build
705 options to the compiler. An example usage:
706
707 .. code:: make
708
709 MARCH_DIRECTIVE := -march=armv8.5-a
710
Bipin Ravie53e6ae2023-09-28 13:17:24 -0500711- ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
712 options to the compiler currently supporting only of the options.
713 GCC documentation:
714 https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
715
716 An example usage:
717
718 .. code:: make
719
720 HARDEN_SLS := 1
721
722 This option defaults to 0.
723
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100724- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200725 specifies a file that contains the Non-Trusted World private key in PEM
726 format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it
727 will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100728
729- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
730 optional. It is only needed if the platform makefile specifies that it
731 is required in order to build the ``fwu_fip`` target.
732
733- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
734 contents upon world switch. It can take either 0 (don't save and restore) or
735 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
736 wants the timer registers to be saved and restored.
737
738- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
739 for the BL image. It can be either 0 (include) or 1 (remove). The default
740 value is 0.
741
742- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
743 the underlying hardware is not a full PL011 UART but a minimally compliant
744 generic UART, which is a subset of the PL011. The driver will not access
745 any register that is not part of the SBSA generic UART specification.
746 Default value is 0 (a full PL011 compliant UART is present).
747
748- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
749 must be subdirectory of any depth under ``plat/``, and must contain a
750 platform makefile named ``platform.mk``. For example, to build TF-A for the
751 Arm Juno board, select PLAT=juno.
752
Juan Pablo Condeb5ec1382023-11-08 16:14:28 -0600753- ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for
754 each core as well as the global context. The data includes the memory used
755 by each world and each privileged exception level. This build option is
756 applicable only for ``ARCH=aarch64`` builds. The default value is 0.
757
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100758- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
759 instead of the normal boot flow. When defined, it must specify the entry
760 point address for the preloaded BL33 image. This option is incompatible with
761 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
762 over ``PRELOADED_BL33_BASE``.
763
764- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
765 vector address can be programmed or is fixed on the platform. It can take
766 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
767 programmable reset address, it is expected that a CPU will start executing
768 code directly at the right address, both on a cold and warm reset. In this
769 case, there is no need to identify the entrypoint on boot and the boot path
770 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
771 does not need to be implemented in this case.
772
773- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
774 possible for the PSCI power-state parameter: original and extended State-ID
775 formats. This flag if set to 1, configures the generic PSCI layer to use the
776 extended format. The default value of this flag is 0, which means by default
777 the original power-state format is used by the PSCI implementation. This flag
778 should be specified by the platform makefile and it governs the return value
779 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
780 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
781 set to 1 as well.
782
Wing Li1e9b68a2023-01-26 18:33:36 -0800783- ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
784 OS-initiated mode. This option defaults to 0.
785
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100786- ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100787 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
Manish Pandey514a3012023-10-10 13:53:25 +0100788 or later CPUs. This flag can take the values 0 or 1. The default value is 0.
789 NOTE: This flag enables use of IESB capability to reduce entry latency into
790 EL3 even when RAS error handling is not performed on the platform. Hence this
791 flag is recommended to be turned on Armv8.2 and later CPUs.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100792
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100793- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
794 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
795 entrypoint) or 1 (CPU reset to BL31 entrypoint).
796 The default value is 0.
797
798- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
799 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
800 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
801 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
802
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200803- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
804 file that contains the ROT private key in PEM format or a PKCS11 URI and
805 enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is
806 accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100807
808- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
809 certificate generation tool to save the keys used to establish the Chain of
810 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
811
812- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
813 If a SCP_BL2 image is present then this option must be passed for the ``fip``
814 target.
815
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200816- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
817 file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI.
818 If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100819
820- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
821 optional. It is only needed if the platform makefile specifies that it
822 is required in order to build the ``fwu_fip`` target.
823
824- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
825 Delegated Exception Interface to BL31 image. This defaults to ``0``.
826
827 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
828 set to ``1``.
829
830- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
831 isolated on separate memory pages. This is a trade-off between security and
832 memory usage. See "Isolating code and read-only data on separate memory
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100833 pages" section in :ref:`Firmware Design`. This flag is disabled by default
834 and affects all BL images.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100835
Samuel Holland31a14e12018-10-17 21:40:18 -0500836- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
837 sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
838 allocated in RAM discontiguous from the loaded firmware image. When set, the
David Horstmannb2cc35f2021-01-21 12:29:59 +0000839 platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
Samuel Holland31a14e12018-10-17 21:40:18 -0500840 ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
841 sections are placed in RAM immediately following the loaded firmware image.
842
Jiafei Pan0824b452022-02-24 10:47:33 +0800843- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
844 NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
845 discontiguous from loaded firmware images. When set, the platform need to
846 provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
847 flag is disabled by default and NOLOAD sections are placed in RAM immediately
848 following the loaded firmware image.
849
Jeremy Linton684a0792021-01-26 22:42:03 -0600850- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
851 access requests via a standard SMCCC defined in `DEN0115`_. When combined with
852 UEFI+ACPI this can provide a certain amount of OS forward compatibility
853 with newer platforms that aren't ECAM compliant.
854
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100855- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
856 This build option is only valid if ``ARCH=aarch64``. The value should be
857 the path to the directory containing the SPD source, relative to
858 ``services/spd/``; the directory is expected to contain a makefile called
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100859 ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
860 services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
861 cannot be enabled when the ``SPM_MM`` option is enabled.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100862
863- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
864 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
865 execution in BL1 just before handing over to BL31. At this point, all
866 firmware images have been loaded in memory, and the MMU and caches are
867 turned off. Refer to the "Debugging options" section for more details.
868
Marc Bonniciabaac162021-12-01 18:00:40 +0000869- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
870 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
871 component runs at the EL3 exception level. The default value is ``0`` (
872 disabled). This configuration supports pre-Armv8.4 platforms (aka not
Olivier Deprezb6cd6702023-11-03 11:49:47 +0100873 implementing the ``FEAT_SEL2`` extension).
Marc Bonniciabaac162021-12-01 18:00:40 +0000874
Nishant Sharma9e719112023-06-27 00:36:01 +0100875- ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when
876 ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This
877 option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled.
878
Jens Wiklanderba0ed3e2022-12-14 17:02:16 +0100879- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
880 Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
881 indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
882 mechanism should be used.
883
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000884- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100885 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
Marc Bonniciabaac162021-12-01 18:00:40 +0000886 component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100887 extension. This is the default when enabling the SPM Dispatcher. When
888 disabled (0) it indicates the SPMC component runs at the S-EL1 execution
Marc Bonniciabaac162021-12-01 18:00:40 +0000889 state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
890 support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
891 extension).
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100892
Paul Beesleyfe975b42019-09-16 11:29:03 +0000893- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100894 Partition Manager (SPM) implementation. The default value is ``0``
895 (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
896 enabled (``SPD=spmd``).
Paul Beesleyfe975b42019-09-16 11:29:03 +0000897
Manish Pandey3f90ad72020-01-14 11:52:05 +0000898- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100899 description of secure partitions. The build system will parse this file and
900 package all secure partition blobs into the FIP. This file is not
901 necessarily part of TF-A tree. Only available when ``SPD=spmd``.
Manish Pandey3f90ad72020-01-14 11:52:05 +0000902
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100903- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
904 secure interrupts (caught through the FIQ line). Platforms can enable
905 this directive if they need to handle such interruption. When enabled,
906 the FIQ are handled in monitor mode and non secure world is not allowed
907 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
908 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
909
Mark Brown64869972022-04-20 18:14:32 +0100910- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
911 Platforms can configure this if they need to lower the hardware
912 limit, for example due to asymmetric configuration or limitations of
913 software run at lower ELs. The default is the architectural maximum
914 of 2048 which should be suitable for most configurations, the
915 hardware will limit the effective VL to the maximum physically supported
916 VL.
917
Jayanth Dodderi Chidanand7c7faff2022-10-11 17:16:07 +0100918- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
919 Random Number Generator Interface to BL31 image. This defaults to ``0``.
920
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100921- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
922 Boot feature. When set to '1', BL1 and BL2 images include support to load
923 and verify the certificates and images in a FIP, and BL1 includes support
924 for the Firmware Update. The default value is '0'. Generation and inclusion
925 of certificates in the FIP and FWU_FIP depends upon the value of the
926 ``GENERATE_COT`` option.
927
928 .. warning::
929 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
930 already exist in disk, they will be overwritten without further notice.
931
932- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200933 specifies a file that contains the Trusted World private key in PEM
934 format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and
935 it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100936
937- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
938 synchronous, (see "Initializing a BL32 Image" section in
939 :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
940 synchronous method) or 1 (BL32 is initialized using asynchronous method).
941 Default is 0.
942
943- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
944 routing model which routes non-secure interrupts asynchronously from TSP
945 to EL3 causing immediate preemption of TSP. The EL3 is responsible
946 for saving and restoring the TSP context in this routing model. The
947 default routing model (when the value is 0) is to route non-secure
948 interrupts to TSP allowing it to save its context and hand over
949 synchronously to EL3 via an SMC.
950
951 .. note::
952 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
953 must also be set to ``1``.
954
Manish V Badarkheb59efca2023-06-27 11:40:21 +0100955- ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and
956 internal-trusted-storage) as SP in tb_fw_config device tree.
957
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100958- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
959 WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
960 this delay. It can take values in the range (0-15). Default value is ``0``
961 and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
962 Platforms need to explicitly update this value based on their requirements.
963
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100964- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
965 linker. When the ``LINKER`` build variable points to the armlink linker,
966 this flag is enabled automatically. To enable support for armlink, platforms
967 will have to provide a scatter file for the BL image. Currently, Tegra
968 platforms use the armlink support to compile BL3-1 images.
969
970- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
971 memory region in the BL memory map or not (see "Use of Coherent memory in
972 TF-A" section in :ref:`Firmware Design`). It can take the value 1
973 (Coherent memory region is included) or 0 (Coherent memory region is
974 excluded). Default is 1.
975
Louis Mayencourt6b232d92020-02-28 16:57:30 +0000976- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
977 firmware configuration framework. This will move the io_policies into a
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100978 configuration device tree, instead of static structure in the code base.
979
Manish V Badarkhead339892020-06-29 10:32:53 +0100980- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
981 at runtime using fconf. If this flag is enabled, COT descriptors are
982 statically captured in tb_fw_config file in the form of device tree nodes
983 and properties. Currently, COT descriptors used by BL2 are moved to the
984 device tree and COT descriptors used by BL1 are retained in the code
Manish Pandey34a305e2021-10-21 21:53:49 +0100985 base statically.
Manish V Badarkhead339892020-06-29 10:32:53 +0100986
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100987- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
988 runtime using firmware configuration framework. The platform specific SDEI
989 shared and private events configuration is retrieved from device tree rather
Manish Pandey34a305e2021-10-21 21:53:49 +0100990 than static C structures at compile time. This is only supported if
991 SDEI_SUPPORT build flag is enabled.
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100992
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500993- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
994 and Group1 secure interrupts using the firmware configuration framework. The
995 platform specific secure interrupt property descriptor is retrieved from
996 device tree in runtime rather than depending on static C structure at compile
Manish Pandey34a305e2021-10-21 21:53:49 +0100997 time.
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500998
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100999- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
1000 This feature creates a library of functions to be placed in ROM and thus
1001 reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
1002 is 0.
1003
1004- ``V``: Verbose build. If assigned anything other than 0, the build commands
1005 are printed. Default is 0.
1006
1007- ``VERSION_STRING``: String used in the log output for each TF-A image.
1008 Defaults to a string formed by concatenating the version number, build type
1009 and build string.
1010
1011- ``W``: Warning level. Some compiler warning options of interest have been
1012 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
1013 each level enabling more warning options. Default is 0.
1014
Boyan Karatoteve9e7e8a2022-12-07 10:26:48 +00001015 This option is closely related to the ``E`` option, which enables
1016 ``-Werror``.
1017
1018 - ``W=0`` (default)
1019
1020 Enables a wide assortment of warnings, most notably ``-Wall`` and
1021 ``-Wextra``, as well as various bad practices and things that are likely to
1022 result in errors. Includes some compiler specific flags. No warnings are
1023 expected at this level for any build.
1024
1025 - ``W=1``
1026
1027 Enables warnings we want the generic build to include but are too time
1028 consuming to fix at the moment. It re-enables warnings taken out for
1029 ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
1030 to eventually be merged into ``W=0``. Some warnings are expected on some
1031 builds, but new contributions should not introduce new ones.
1032
1033 - ``W=2`` (recommended)
1034
1035 Enables warnings we want the generic build to include but cannot be enabled
1036 due to external libraries. This level is expected to eventually be merged
1037 into ``W=0``. Lots of warnings are expected, primarily from external
1038 libraries like zlib and compiler-rt, but new controbutions should not
1039 introduce new ones.
1040
1041 - ``W=3``
1042
1043 Enables warnings that are informative but not necessary and generally too
1044 verbose and frequently ignored. A very large number of warnings are
1045 expected.
1046
1047 The exact set of warning flags depends on the compiler and TF-A warning
1048 level, however they are all succinctly set in the top-level Makefile. Please
1049 refer to the `GCC`_ or `Clang`_ documentation for more information on the
1050 individual flags.
1051
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001052- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
1053 the CPU after warm boot. This is applicable for platforms which do not
1054 require interconnect programming to enable cache coherency (eg: single
1055 cluster platforms). If this option is enabled, then warm boot path
1056 enables D-caches immediately after enabling MMU. This option defaults to 0.
1057
Manish V Badarkhe75c972a2020-03-22 05:06:38 +00001058- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
1059 tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
1060 default value of this flag is ``no``. Note this option must be enabled only
1061 for ARM architecture greater than Armv8.5-A.
1062
Manish V Badarkhea59fa012020-07-31 08:38:49 +01001063- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
1064 speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
1065 The default value of this flag is ``0``.
1066
1067 ``AT`` speculative errata workaround disables stage1 page table walk for
1068 lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
1069 produces either the correct result or failure without TLB allocation.
Manish V Badarkhe2801ed42020-04-28 04:53:32 +01001070
1071 This boolean option enables errata for all below CPUs.
1072
Manish V Badarkhea59fa012020-07-31 08:38:49 +01001073 +---------+--------------+-------------------------+
1074 | Errata | CPU | Workaround Define |
1075 +=========+==============+=========================+
1076 | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` |
1077 +---------+--------------+-------------------------+
1078 | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` |
1079 +---------+--------------+-------------------------+
1080 | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` |
1081 +---------+--------------+-------------------------+
1082 | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` |
1083 +---------+--------------+-------------------------+
1084 | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` |
1085 +---------+--------------+-------------------------+
1086
1087 .. note::
1088 This option is enabled by build only if platform sets any of above defines
1089 mentioned in ’Workaround Define' column in the table.
1090 If this option is enabled for the EL3 software then EL2 software also must
1091 implement this workaround due to the behaviour of the errata mentioned
1092 in new SDEN document which will get published soon.
Manish V Badarkhe2801ed42020-04-28 04:53:32 +01001093
Manish Pandey7c6fcb42022-09-27 14:30:34 +01001094- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
Varun Wadekar92234852020-06-12 10:11:28 -07001095 bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1096 This flag is disabled by default.
1097
Juan Pablo Conde52865522022-06-28 16:56:32 -04001098- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
1099 host machine where a custom installation of OpenSSL is located, which is used
1100 to build the certificate generation, firmware encryption and FIP tools. If
1101 this option is not set, the default OS installation will be used.
Manish V Badarkhe3589b702020-07-29 10:58:44 +01001102
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -05001103- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1104 functions that wait for an arbitrary time length (udelay and mdelay). The
1105 default value is 0.
1106
Jayanth Dodderi Chidanand69316752022-05-09 12:33:03 +01001107- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
1108 buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
1109 optional architectural feature for AArch64. This flag can take the values
Andre Przywara9563c502023-11-23 16:40:13 +00001110 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0
Jayanth Dodderi Chidanand69316752022-05-09 12:33:03 +01001111 and it is automatically disabled when the target architecture is AArch32.
johpow0181865962022-01-28 17:06:20 -06001112
Jayanth Dodderi Chidananda793ccc2022-05-19 14:08:28 +01001113- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
Manish V Badarkhe20df29c2021-07-02 09:10:56 +01001114 control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1115 but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
Jayanth Dodderi Chidananda793ccc2022-05-19 14:08:28 +01001116 feature for AArch64. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +00001117 ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically
Jayanth Dodderi Chidananda793ccc2022-05-19 14:08:28 +01001118 disabled when the target architecture is AArch32.
Manish V Badarkhe20df29c2021-07-02 09:10:56 +01001119
Andre Przywara44e33e02022-11-17 16:42:09 +00001120- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
Manish V Badarkhef356f7e2021-06-29 11:44:20 +01001121 registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1122 but unused). This feature is available if trace unit such as ETMv4.x, and
Andre Przywara44e33e02022-11-17 16:42:09 +00001123 ETE(extending ETM feature) is implemented. This flag can take the values
Andre Przywara9563c502023-11-23 16:40:13 +00001124 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +01001125
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +00001126- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
Manish V Badarkhe51a97112021-07-08 09:33:18 +01001127 access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +00001128 if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
Andre Przywara9563c502023-11-23 16:40:13 +00001129 with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default.
Manish V Badarkhe51a97112021-07-08 09:33:18 +01001130
Okash Khawaja037b56e2022-11-04 12:38:01 +00001131- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
1132 ``plat_can_cmo`` which will return zero if cache management operations should
1133 be skipped and non-zero otherwise. By default, this option is disabled which
1134 means platform hook won't be checked and CMOs will always be performed when
1135 related functions are called.
1136
Sona Mathew6315c582023-03-15 09:40:36 -05001137- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1138 firmware interface for the BL31 image. By default its disabled (``0``).
1139
1140- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1141 errata mitigation for platforms with a non-arm interconnect using the errata
1142 ABI. By default its disabled (``0``).
1143
Sandrine Bailleuxf57e2032023-10-11 08:38:00 +02001144- ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console
1145 driver(s). By default it is disabled (``0``) because it constitutes an attack
1146 vector into TF-A by potentially allowing an attacker to inject arbitrary data.
1147 This option should only be enabled on a need basis if there is a use case for
1148 reading characters from the console.
1149
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +00001150GICv3 driver options
1151--------------------
1152
1153GICv3 driver files are included using directive:
1154
1155``include drivers/arm/gic/v3/gicv3.mk``
1156
1157The driver can be configured with the following options set in the platform
1158makefile:
1159
Andre Przywarae1cc1302020-03-25 15:50:38 +00001160- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1161 Enabling this option will add runtime detection support for the
1162 GIC-600, so is safe to select even for a GIC500 implementation.
1163 This option defaults to 0.
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +00001164
Varun Wadekareea6dc12021-05-04 16:14:09 -07001165- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
1166 for GIC-600 AE. Enabling this option will introduce support to initialize
1167 the FMU. Platforms should call the init function during boot to enable the
1168 FMU and its safety mechanisms. This option defaults to 0.
1169
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +00001170- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1171 functionality. This option defaults to 0
1172
1173- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1174 of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1175 functions. This is required for FVP platform which need to simulate GIC save
1176 and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1177
Alexei Fedorov19705932020-04-06 19:00:35 +01001178- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
1179 This option defaults to 0.
1180
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001181- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
1182 PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
1183
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001184Debugging options
1185-----------------
1186
1187To compile a debug version and make the build more verbose use
1188
1189.. code:: shell
1190
1191 make PLAT=<platform> DEBUG=1 V=1 all
1192
Daniel Boulbydf83a832022-05-03 16:46:16 +01001193AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
1194(for example Arm-DS) might not support this and may need an older version of
1195DWARF symbols to be emitted by GCC. This can be achieved by using the
1196``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
1197the version to 4 is recommended for Arm-DS.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001198
1199When debugging logic problems it might also be useful to disable all compiler
1200optimizations by using ``-O0``.
1201
1202.. warning::
1203 Using ``-O0`` could cause output images to be larger and base addresses
1204 might need to be recalculated (see the **Memory layout on Arm development
1205 platforms** section in the :ref:`Firmware Design`).
1206
1207Extra debug options can be passed to the build system by setting ``CFLAGS`` or
1208``LDFLAGS``:
1209
1210.. code:: shell
1211
1212 CFLAGS='-O0 -gdwarf-2' \
1213 make PLAT=<platform> DEBUG=1 V=1 all
1214
1215Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
1216ignored as the linker is called directly.
1217
1218It is also possible to introduce an infinite loop to help in debugging the
1219post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
1220``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
1221section. In this case, the developer may take control of the target using a
Daniel Boulbydf83a832022-05-03 16:46:16 +01001222debugger when indicated by the console output. When using Arm-DS, the following
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001223commands can be used:
1224
1225::
1226
1227 # Stop target execution
1228 interrupt
1229
1230 #
1231 # Prepare your debugging environment, e.g. set breakpoints
1232 #
1233
1234 # Jump over the debug loop
1235 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1236
1237 # Resume execution
1238 continue
1239
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001240.. _build_options_experimental:
1241
1242Experimental build options
1243---------------------------
1244
1245Common build options
1246~~~~~~~~~~~~~~~~~~~~
1247
1248- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
1249 for Measurement (DRTM). This feature has trust dependency on BL31 for taking
1250 the measurements and recording them as per `PSA DRTM specification`_. For
1251 platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
1252 be used and for the platforms which use ``RESET_TO_BL31`` platform owners
1253 should have mechanism to authenticate BL31. This option defaults to 0.
1254
1255- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
1256 Management Extension. This flag can take the values 0 to 2, to align with
Andre Przywara9563c502023-11-23 16:40:13 +00001257 the ``ENABLE_FEAT`` mechanism. Default value is 0.
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001258
1259- ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
1260 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
1261 registers so are enabled together. Using this option without
1262 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
1263 world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
1264 superset of SVE. SME is an optional architectural feature for AArch64.
1265 At this time, this build option cannot be used on systems that have
1266 SPD=spmd/SPM_MM and atempting to build with this option will fail.
Andre Przywara9563c502023-11-23 16:40:13 +00001267 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001268 mechanism. Default is 0.
1269
1270- ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
1271 version 2 (SME2) for the non-secure world only. SME2 is an optional
1272 architectural feature for AArch64.
1273 This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
1274 accesses will still be trapped. This flag can take the values 0 to 2, to
Andre Przywara9563c502023-11-23 16:40:13 +00001275 align with the ``ENABLE_FEAT`` mechanism. Default is 0.
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001276
1277- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
1278 Extension for secure world. Used along with SVE and FPU/SIMD.
1279 ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
1280 Default is 0.
1281
1282- ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM
1283 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support
1284 for logical partitions in EL3, managed by the SPMD as defined in the
1285 FF-A v1.2 specification. This flag is disabled by default. This flag
1286 must not be used if ``SPMC_AT_EL3`` is enabled.
1287
1288- ``FEATURE_DETECTION``: Boolean option to enable the architectural features
Andre Przywara9563c502023-11-23 16:40:13 +00001289 verification mechanism. This is a debug feature that compares the
1290 architectural features enabled through the feature specific build flags
1291 (ENABLE_FEAT_xxx) with the features actually available on the CPU running,
1292 and reports any discrepancies.
1293 This flag will also enable errata ordering checking for ``DEBUG`` builds.
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001294
Andre Przywara9563c502023-11-23 16:40:13 +00001295 It is expected that this feature is only used for flexible platforms like
1296 software emulators, or for hardware platforms at bringup time, to verify
1297 that the configured feature set matches the CPU.
1298 The ``FEATURE_DETECTION`` macro is disabled by default.
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001299
1300- ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support.
1301 The platform will use PSA compliant Crypto APIs during authentication and
1302 image measurement process by enabling this option. It uses APIs defined as
1303 per the `PSA Crypto API specification`_. This feature is only supported if
1304 using MbedTLS 3.x version. It is disabled (``0``) by default.
1305
1306- ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware
1307 Handoff using Transfer List defined in `Firmware Handoff specification`_.
1308 This defaults to ``0``. Current implementation follows the Firmware Handoff
1309 specification v0.9.
1310
1311- ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem
1312 interface through BL31 as a SiP SMC function.
1313 Default is disabled (0).
1314
Manish V Badarkhe5c101ae2021-03-16 11:14:19 +00001315Firmware update options
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001316~~~~~~~~~~~~~~~~~~~~~~~
1317
1318- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
1319 `PSA FW update specification`_. The default value is 0.
1320 PSA firmware update implementation has few limitations, such as:
1321
1322 - BL2 is not part of the protocol-updatable images. If BL2 needs to
1323 be updated, then it should be done through another platform-defined
1324 mechanism.
1325
1326 - It assumes the platform's hardware supports CRC32 instructions.
Manish V Badarkhe5c101ae2021-03-16 11:14:19 +00001327
1328- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
1329 in defining the firmware update metadata structure. This flag is by default
1330 set to '2'.
1331
1332- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
1333 firmware bank. Each firmware bank must have the same number of images as per
1334 the `PSA FW update specification`_.
1335 This flag is used in defining the firmware update metadata structure. This
1336 flag is by default set to '1'.
1337
Sughosh Ganu401970b2024-02-01 12:42:40 +05301338- ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU
1339 metadata contains image description. The default value is 1.
1340
1341 The version 2 of the FWU metadata allows for an opaque metadata
1342 structure where a platform can choose to not include the firmware
1343 store description in the metadata structure. This option indicates
1344 if the firmware store description, which provides information on
1345 the updatable images is part of the structure.
1346
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001347--------------
1348
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001349*Copyright (c) 2019-2024, Arm Limited. All rights reserved.*
Jeremy Linton684a0792021-01-26 22:42:03 -06001350
1351.. _DEN0115: https://developer.arm.com/docs/den0115/latest
Sughosh Ganuf01e1e72024-02-01 12:25:09 +05301352.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/
Manish V Badarkhe8564f772022-02-14 18:31:16 +00001353.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
Boyan Karatoteve9e7e8a2022-12-07 10:26:48 +00001354.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
1355.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
Raymond Mao98983392023-07-25 07:53:35 -07001356.. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9
Manish V Badarkhe78e14f82023-09-06 09:08:28 +01001357.. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/